Data Sheet: Technical Data

Document Number: P1012EC

Rev. O, 04/2011

# P1012

# P1012 QorlQ Integrated Processor Hardware Specifications



The following list provides an overview of the feature set:

- A high-performance 32-bit core, built on Power Architecture® technology:
  - 36-bit physical addressing
  - Double-precision floating-point support
  - 32 Kbyte L1 instruction cache and 32 Kbyte L1 data cache for each core
  - 533 MHz to 800 MHz clock frequency
- 256 Kbyte L2 cache with ECC. Also configurable as SRAM and stashing memory.
- Three 10/100/1000 Mbps enhanced three-speed Ethernet controllers (eTSECs)
  - TCP/IP acceleration, quality of service, and classification capabilities
  - IEEE® 1588 support
  - Lossless flow control
  - MII, RMII, RGMII, SGMII
- High-speed interfaces supporting various multiplexing options:
  - Four SerDes upto 2.5 GHz/lane multiplexed across controllers
  - Two PCI Express interfaces
  - Two SGMII interfaces
- High-Speed USB controller (USB 2.0)
  - Host and device support
  - Enhanced host controller interface (EHCI)
  - ULPI interface to PHY
- Enhanced secure digital host controller (SD/MMC)
- Enhanced Serial peripheral interface(eSPI)
- Integrated security engine
  - Protocol support includes ARC4, 3DES, AES, RSA/ECC, RNG, single-pass SSL/TLS
  - XOR acceleration
- 32-bit DDR2/DDR3 SDRAM memory controller with ECC support
- Programmable interrupt controller (PIC) compliant with OpenPIC standard

- · One four-channel DMA controller
- Two I<sup>2</sup>C controllers, DUART, timers
- Enhanced local bus controller (eLBC)
- QUICC Engine block
- Operating junction temperature (T<sub>j</sub>) range: 0–125°C and -40°C–125°C (industrial specification)
- 31 × 31 mm 689-pin WB-TePBGA II (wire bond temperature-enhanced plastic BGA)



# **Table of Contents**

| 11 | Pin A  | ssignments and Reset States4                             |   | 3.1    | Ethernet Interface                              | 95      |
|----|--------|----------------------------------------------------------|---|--------|-------------------------------------------------|---------|
|    | 1.1    | Ball Layout Diagrams 4                                   |   | 3.2    | HDLC, BISYNC, Transparent, and Synchronous      | UART    |
|    | 1.2    | Pinout Assignments9                                      |   |        | Interfaces                                      | 99      |
| 2  | Electi | rical Characteristics                                    |   | 3.3    | TDM/SI                                          | .101    |
|    | 2.1    | Overall DC Electrical Characteristics                    |   | 3.4    | UTOPIA Interface                                | .103    |
|    | 2.2    | Power Sequencing                                         |   | 3.5    | SPI Interface                                   | . 105   |
|    | 2.3    | Power Down Requirements                                  |   | 3.6    | GPIO                                            | .107    |
|    | 2.4    | RESET Initialization                                     | 4 | Hardw  | vare Design Considerations                      | .108    |
|    | 2.5    | Power-on Ramp Rate                                       |   | 4.1    | Clocking                                        | . 108   |
|    | 2.6    | Power Characteristics                                    |   | 4.2    | Supply Power Default Setting                    | . 112   |
|    | 2.7    | Input Clocks                                             |   | 4.3    | Power Supply Design and Sequencing              | . 113   |
|    | 2.8    | DDR2 and DDR3 SDRAM                                      |   | 4.4    | Decoupling Recommendations                      | . 114   |
|    | 2.9    | eSPI                                                     |   | 4.5    | SerDes Block Power Supply Decoupling Recommen-  | dations |
|    | 2.10   | DUART 54                                                 |   |        | 114                                             |         |
|    | 2.11   | Ethernet: Enhanced Three-Speed Ethernet (eTSEC)          |   | 4.6    | Connection Recommendations                      | . 115   |
|    |        | (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII Electrical       |   | 4.7    | Pull-Up and Pull-Down Resistor Requirements     | . 115   |
|    |        | Characteristics                                          |   | 4.8    | Output Buffer DC Impedance                      | . 115   |
|    | 2.12   | USB71                                                    |   | 4.9    | Configuration Pin Muxing                        | . 116   |
|    | 2.13   | Enhanced Local Bus                                       |   | 4.10   | JTAG Configuration Signals                      | . 117   |
|    | 2.14   | Enhanced Secure Digital Host Controller (eSDHC) 77       |   | 4.11   | Guidelines for High-Speed Interface Termination | . 119   |
|    | 2.15   | Programmable Interrupt Controller (PIC) Specifications79 |   | 4.12   | Thermal                                         | . 119   |
|    | 2.16   | JTAG 80                                                  | 5 | Packa  | ge Information                                  | .123    |
|    | 2.17   | l <sup>2</sup> C 82                                      |   | 5.1    | Package Parameters for the P1012 WB-TePBGA II.  | .123    |
|    | 2.18   | High-Speed Serial Interfaces (HSSI)                      |   | 5.2    | Ordering Information                            | .125    |
|    | 2.19   | PCI Express                                              | 6 | Produ  | ct Documentation                                | . 125   |
| 3  | QUIC   | C Engine Block Specifications 95                         | 7 | Revisi | on History                                      | .126    |
|    |        |                                                          |   |        |                                                 |         |

P1012 **Power Architecture** Security DDR2/DDR3 e500 Core SDRAM Controller Acceleration 256 Kbyte L2 Cache 32 Kbyte 32 Kbyte **XOR** DUART, L1 L1 2 × I<sup>2</sup>C, Timers, Interrupt Control, SD/MMC, SPI, USB 2.0/ULPI D-Cache I-Cache Power Management **Coherency Module** Enhanced Local Bus Controller (eLBC) System Bus On-Chip Network **QUICC Engine Block** 3 x Gigabit Ethernet 2 x PCI Express 4-ch DMA Accelerators 32-bit RISCs Serial DMA 64 K IRAM **Baud Rate** 24 K Interrupt 4-lane SERDES Generators MURAM Controller UCC5 UCC3 UCC7 Eth Mgmt SPI UCC1 Time Slot Assigner Communications Interfaces Up To 4 T1/E1 **UTOPIA** MII **RMII** 

Figure 1 shows the major functional units within the P1012.

Figure 1. P1012 Block Diagram

Core

Acceleration

Interface

# 1.1 Ball Layout Diagrams

The following figures show the top view of the 689-pin BGA ball map diagram and detailed quadrant views.



Figure 2. P1012 Top View Ballmap



Figure 3. P1012 Detail A Ballmap



Figure 4. P1012 Detail B Ballmap



Figure 5. P1012 Detail C Ballmap



Figure 6. P1012 Detail D Ballmap

# 1.2 Pinout Assignments

Table 1 provides the pinout listing.

**Table 1. P1012 Pinout Listing** 

| Signal | Package Pin Number | Pin Type      | Power Supply     | Notes |
|--------|--------------------|---------------|------------------|-------|
|        | DDR SDRAM Memo     | ory Interface | •                |       |
| MDQ00  | AJ8                | I/O           | GV <sub>DD</sub> | _     |
| MDQ01  | AH8                | I/O           | GV <sub>DD</sub> | _     |
| MDQ02  | AH5                | I/O           | GV <sub>DD</sub> | _     |
| MDQ03  | AJ4                | I/O           | GV <sub>DD</sub> | _     |
| MDQ04  | AJ9                | I/O           | GV <sub>DD</sub> | _     |
| MDQ05  | AH9                | I/O           | GV <sub>DD</sub> | _     |
| MDQ06  | AH6                | I/O           | GV <sub>DD</sub> | _     |
| MDQ07  | AJ5                | I/O           | GV <sub>DD</sub> | _     |
| MDQ08  | AF8                | I/O           | GV <sub>DD</sub> | _     |
| MDQ09  | AE8                | I/O           | GV <sub>DD</sub> | _     |
| MDQ10  | AF5                | I/O           | GV <sub>DD</sub> | _     |
| MDQ11  | AG4                | I/O           | GV <sub>DD</sub> | _     |
| MDQ12  | AG9                | I/O           | GV <sub>DD</sub> | _     |
| MDQ13  | AF9                | I/O           | GV <sub>DD</sub> | _     |
| MDQ14  | AE6                | I/O           | GV <sub>DD</sub> | _     |
| MDQ15  | AE5                | I/O           | GV <sub>DD</sub> | _     |
| MDQ16  | AH3                | I/O           | GV <sub>DD</sub> | _     |
| MDQ17  | AH2                | I/O           | GV <sub>DD</sub> | _     |
| MDQ18  | AE1                | I/O           | GV <sub>DD</sub> | _     |
| MDQ19  | AE2                | I/O           | GV <sub>DD</sub> | _     |
| MDQ20  | AH4                | I/O           | GV <sub>DD</sub> | _     |
| MDQ21  | AJ3                | I/O           | GV <sub>DD</sub> | _     |
| MDQ22  | AF2                | I/O           | GV <sub>DD</sub> | _     |
| MDQ23  | AF1                | I/O           | GV <sub>DD</sub> | _     |
| MDQ24  | AD4                | I/O           | GV <sub>DD</sub> | _     |
| MDQ25  | AC4                | I/O           | GV <sub>DD</sub> | _     |
| MDQ26  | Y5                 | I/O           | GV <sub>DD</sub> | _     |
| MDQ27  | W5                 | I/O           | GV <sub>DD</sub> | _     |
| MDQ28  | AF3                | I/O           | GV <sub>DD</sub> | _     |
|        |                    | •             |                  |       |

**Table 1. P1012 Pinout Listing (continued)** 

| Signal | Package Pin Number | Pin Type | Power Supply     | Notes |
|--------|--------------------|----------|------------------|-------|
| MDQ29  | AE4                | I/O      | GV <sub>DD</sub> | _     |
| MDQ30  | AB5                | I/O      | GV <sub>DD</sub> | _     |
| MDQ31  | Y4                 | I/O      | GV <sub>DD</sub> | _     |
| NC22   | G4                 | NC       | _                | _     |
| NC23   | G3                 | NC       | _                | _     |
| NC24   | E2                 | NC       | _                | _     |
| NC25   | E4                 | NC       | _                | _     |
| NC26   | H5                 | NC       | _                | _     |
| NC27   | H4                 | NC       | _                | _     |
| NC28   | F2                 | NC       | _                | _     |
| NC29   | E1                 | NC       | _                | _     |
| NC30   | C1                 | NC       | _                | _     |
| NC31   | C3                 | NC       | _                | _     |
| NC32   | B4                 | NC       | _                | _     |
| NC33   | A4                 | NC       | _                | _     |
| NC34   | D1                 | NC       | _                | _     |
| NC35   | D2                 | NC       | _                | _     |
| NC36   | B3                 | NC       | _                | _     |
| NC37   | A3                 | NC       | _                | _     |
| NC38   | C5                 | NC       | _                | _     |
| NC39   | E6                 | NC       | _                | _     |
| NC40   | D9                 | NC       | _                | _     |
| NC41   | E9                 | NC       | _                | _     |
| NC42   | C4                 | NC       | _                | _     |
| NC43   | E5                 | NC       | _                | _     |
| NC44   | E8                 | NC       | _                | _     |
| NC45   | D8                 | NC       | _                | _     |
| NC46   | A6                 | NC       | _                | _     |
| NC47   | B7                 | NC       | _                | _     |
| NC48   | B10                | NC       | _                | _     |
| NC49   | A11                | NC       | _                | _     |
| NC50   | A5                 | NC       | _                | _     |
| NC51   | B6                 | NC       | _                | _     |

Table 1. P1012 Pinout Listing (continued)

| Signal      | Package Pin Number | Pin Type | Power Supply     | Notes |
|-------------|--------------------|----------|------------------|-------|
| NC52        | B9                 | NC       | _                | _     |
| NC53        | A10                | NC       | _                | _     |
| MECC00      | AD2                | I/O      | GV <sub>DD</sub> | _     |
| MECC01      | AC2                | I/O      | GV <sub>DD</sub> | _     |
| MECC02      | W1                 | I/O      | GV <sub>DD</sub> | _     |
| MECC03      | V3                 | I/O      | GV <sub>DD</sub> | _     |
| MECC04      | AB2                | I/O      | GV <sub>DD</sub> | _     |
| MECC05      | AD1                | I/O      | GV <sub>DD</sub> | _     |
| MECC06      | Y1                 | I/O      | GV <sub>DD</sub> | _     |
| MECC07      | V6                 | I/O      | GV <sub>DD</sub> | _     |
| MAPAR_ERR_B | N5                 | I        | GV <sub>DD</sub> | _     |
| MAPAR_OUT   | R5                 | 0        | GV <sub>DD</sub> | _     |
| MDM00       | AH7                | 0        | GV <sub>DD</sub> | _     |
| MDM01       | AE7                | 0        | GV <sub>DD</sub> | _     |
| MDM02       | AH1                | 0        | GV <sub>DD</sub> | _     |
| MDM03       | AC1                | 0        | GV <sub>DD</sub> | _     |
| NC57        | G1                 | NC       | _                | _     |
| NC58        | C2                 | NC       | _                | _     |
| NC59        | F8                 | NC       | _                | _     |
| NC60        | A7                 | NC       | _                | _     |
| MDM08       | AA4                | 0        | GV <sub>DD</sub> | _     |
| MDQS00      | AJ6                | I/O      | GV <sub>DD</sub> | _     |
| MDQS01      | AF6                | I/O      | GV <sub>DD</sub> | _     |
| MDQS02      | AG2                | I/O      | GV <sub>DD</sub> | _     |
| MDQS03      | AB3                | I/O      | GV <sub>DD</sub> | _     |
| NC61        | F3                 | NC       | _                | _     |
| NC62        | B2                 | NC       | _                | _     |
| NC63        | D7                 | NC       | _                | _     |
| NC64        | A9                 | NC       | _                | _     |
| MDQS08      | AA1                | I/O      | GV <sub>DD</sub> | _     |
| MDQS_B00    | AJ7                | I/O      | GV <sub>DD</sub> | _     |
| MDQS_B01    | AF7                | I/O      | GV <sub>DD</sub> | _     |
| MDQS_B02    | AG1                | I/O      | GV <sub>DD</sub> | _     |

**Table 1. P1012 Pinout Listing (continued)** 

| Signal   | Package Pin Number | Pin Type | Power Supply     | Notes |
|----------|--------------------|----------|------------------|-------|
| MDQS_B03 | AB4                | I/O      | GV <sub>DD</sub> | _     |
| NC65     | F4                 | NC       | _                | _     |
| NC66     | B1                 | NC       | _                | _     |
| NC67     | D6                 | NC       | _                | _     |
| NC68     | A8                 | NC       | _                | _     |
| MDQS_B08 | AB1                | I/O      | GV <sub>DD</sub> | _     |
| MBA00    | K5                 | 0        | GV <sub>DD</sub> | _     |
| MBA01    | L5                 | 0        | GV <sub>DD</sub> | _     |
| MBA02    | T4                 | 0        | GV <sub>DD</sub> | _     |
| MA00     | L6                 | 0        | GV <sub>DD</sub> | _     |
| MA01     | M2                 | 0        | GV <sub>DD</sub> | _     |
| MA02     | M1                 | 0        | GV <sub>DD</sub> | _     |
| MA03     | M5                 | 0        | GV <sub>DD</sub> | _     |
| MA04     | N1                 | 0        | GV <sub>DD</sub> | _     |
| MA05     | P1                 | 0        | GV <sub>DD</sub> | _     |
| MA06     | N4                 | 0        | GV <sub>DD</sub> | _     |
| MA07     | P3                 | 0        | GV <sub>DD</sub> | _     |
| MA08     | P2                 | 0        | GV <sub>DD</sub> | _     |
| MA09     | R1                 | 0        | GV <sub>DD</sub> | _     |
| MA10     | K6                 | 0        | GV <sub>DD</sub> | _     |
| MA11     | R4                 | 0        | GV <sub>DD</sub> | _     |
| MA12     | T5                 | 0        | GV <sub>DD</sub> | _     |
| MA13     | J5                 | 0        | GV <sub>DD</sub> | _     |
| MA14     | Т3                 | 0        | GV <sub>DD</sub> | _     |
| MA15     | U4                 | 0        | GV <sub>DD</sub> | _     |
| MWE_B    | K2                 | 0        | GV <sub>DD</sub> | _     |
| MRAS_B   | K1                 | 0        | GV <sub>DD</sub> | _     |
| MCAS_B   | J3                 | 0        | GV <sub>DD</sub> | _     |
| MCS_B00  | J2                 | 0        | GV <sub>DD</sub> | _     |
| MCS_B01  | J6                 | 0        | GV <sub>DD</sub> | _     |
| NC69     | J1                 | NC       | _                | _     |
| NC70     | G2                 | NC       | _                | _     |
| MCKE00   | U5                 | 0        | GV <sub>DD</sub> | 11    |

Table 1. P1012 Pinout Listing (continued)

| Signal   | Package Pin Number | Pin Type | Power Supply           | Notes |
|----------|--------------------|----------|------------------------|-------|
| MCKE01   | V1                 | 0        | GV <sub>DD</sub>       | 11    |
| NC71     | U6                 | NC       | _                      | _     |
| NC72     | V2                 | NC       | _                      | _     |
| MCK00    | U2                 | 0        | GV <sub>DD</sub>       | _     |
| MCK01    | AD8                | 0        | GV <sub>DD</sub>       | _     |
| MCK02    | D4                 | 0        | GV <sub>DD</sub>       | _     |
| MCK03    | T2                 | 0        | GV <sub>DD</sub>       | _     |
| NC73     | AC6                | NC       | _                      | _     |
| NC74     | F5                 | NC       | _                      | _     |
| MCK_B00  | U1                 | 0        | GV <sub>DD</sub>       | _     |
| MCK_B01  | AD7                | 0        | GV <sub>DD</sub>       | _     |
| MCK_B02  | D5                 | 0        | GV <sub>DD</sub>       | _     |
| MCK_B03  | T1                 | 0        | GV <sub>DD</sub>       | _     |
| NC75     | AC5                | NC       | _                      | _     |
| NC76     | F6                 | NC       | _                      | _     |
| MODT00   | H1                 | 0        | GV <sub>DD</sub>       | _     |
| MODT01   | H6                 | 0        | GV <sub>DD</sub>       | _     |
| NC77     | J4                 | NC       | _                      | _     |
| NC78     | F1                 | NC       | _                      | _     |
| MDIC00   | C10                | I/O      | GV <sub>DD</sub>       | 23    |
| MDIC01   | F10                | I/O      | GV <sub>DD</sub>       | 23    |
|          | SerDes             | •        |                        |       |
| SD_TX_3  | AD18               | 0        | XV <sub>DD</sub> _SRDS | _     |
| SD_TX_2  | AE17               | 0        | XV <sub>DD</sub> _SRDS | _     |
| SD_TX_1  | AE13               | 0        | XV <sub>DD</sub> _SRDS | _     |
| SD_TX_0  | AD12               | 0        | XV <sub>DD</sub> _SRDS | _     |
| SD_TX_B3 | AE18               | 0        | XV <sub>DD</sub> _SRDS | _     |
| SD_TX_B2 | AF17               | 0        | XV <sub>DD</sub> _SRDS | _     |
| SD_TX_B1 | AF13               | 0        | XV <sub>DD</sub> SRDS  | _     |
| SD_TX_B0 | AE12               | 0        | XV <sub>DD</sub> _SRDS | _     |
| SD_RX_3  | AH18               | I        | XV <sub>DD</sub> _SRDS | _     |
| SD_RX_2  | AH16               | I        | XV <sub>DD</sub> _SRDS | _     |

**Table 1. P1012 Pinout Listing (continued)** 

| Signal        | Package Pin Number    | Pin Type           | Power Supply           | Notes |
|---------------|-----------------------|--------------------|------------------------|-------|
| SD_RX_1       | AH14                  | I                  | XV <sub>DD</sub> _SRDS | _     |
| SD_RX_0       | AH12                  | I                  | XV <sub>DD</sub> _SRDS | _     |
| SD_RX_B3      | AJ18                  | I                  | XV <sub>DD</sub> _SRDS | _     |
| SD_RX_B2      | AJ16                  | I                  | XV <sub>DD</sub> _SRDS | _     |
| SD_RX_B1      | AJ14                  | I                  | XV <sub>DD</sub> _SRDS | _     |
| SD_RX_B0      | AJ12                  | I                  | XV <sub>DD</sub> _SRDS | _     |
| SD_REF_CLK    | AG15                  | I                  | XV <sub>DD</sub> _SRDS | _     |
| SD_REF_CLK_B  | AF15                  | I                  | XV <sub>DD</sub> _SRDS | _     |
| SD_PLL_TPD    | AE15                  | 0                  | XV <sub>DD</sub> _SRDS | 15    |
| SD_IMP_CAL_RX | AG11                  | I                  | XV <sub>DD</sub> _SRDS | 34    |
| SD_IMP_CAL_TX | AF19                  | I                  | XV <sub>DD</sub> _SRDS | 34    |
| SD_PLL_TPA    | AD16                  | 0                  | XV <sub>DD</sub> _SRDS | 15    |
|               | Enhanced Local Bus Co | ntroller Interface | •                      |       |
| LAD00         | B18                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD01         | E20                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD02         | A19                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD03         | B20                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD04         | D19                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD05         | A18                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD06         | B17                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD07         | C20                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD08/CE_PA0  | F19                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD09         | E10                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD10         | B16                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD11         | D14                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD12         | D17                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD13         | E11                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD14         | A16                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LAD15         | C15                   | I/O                | BV <sub>DD</sub>       | 5,29  |
| LDP00/CE_PA11 | E18                   | I/O                | BV <sub>DD</sub>       | 10    |
| LDP01/CE_PA12 | B19                   | I/O                | BV <sub>DD</sub>       | 10    |
| LA16/CE_PA4   | B21                   | I/O                | BV <sub>DD</sub>       |       |

Table 1. P1012 Pinout Listing (continued)

| Signal          | Package Pin Number | Pin Type | Power Supply     | Notes |
|-----------------|--------------------|----------|------------------|-------|
| LA17/CE_PA5     | A22                | I/O      | BV <sub>DD</sub> | 19    |
| LA18/CE_PA6     | C21                | I/O      | BV <sub>DD</sub> | 5     |
| LA19/CE_PA7     | F21                | I/O      | BV <sub>DD</sub> | 5     |
| LA20/CE_PA8     | E12                | I/O      | BV <sub>DD</sub> | 5,38  |
| LA21/CE_PA9     | A21                | I/O      | BV <sub>DD</sub> | 5,27  |
| LA22/CE_PA10    | D11                | I/O      | BV <sub>DD</sub> | 5,27  |
| LA23/CE_PA17    | E22                | I/O      | BV <sub>DD</sub> | 5     |
| LA24/CE_PA18    | F20                | I/O      | BV <sub>DD</sub> | 5     |
| LA25/CE_PA19    | E21                | I/O      | BV <sub>DD</sub> | 5     |
| LA26/CE_PA20    | B22                | I/O      | BV <sub>DD</sub> | 5     |
| LA27/CE_PA21    | F18                | I/O      | BV <sub>DD</sub> | 31    |
| LA28/CE_PA13    | A23                | I/O      | BV <sub>DD</sub> | 19    |
| LA29/CE_PA25    | B23                | I/O      | BV <sub>DD</sub> | _     |
| LA30/CE_PA26    | C23                | I/O      | BV <sub>DD</sub> | _     |
| LA31/CE_PA30    | D23                | I/O      | BV <sub>DD</sub> | _     |
| LCS_B00         | D20                | 0        | BV <sub>DD</sub> | 10    |
| LCS_B01         | A12                | 0        | BV <sub>DD</sub> | 10    |
| LCS_B02         | E19                | 0        | BV <sub>DD</sub> | 10    |
| LCS_B03         | D21                | 0        | BV <sub>DD</sub> | 10    |
| LCS_B04/CE_PA22 | F11                | I/O      | BV <sub>DD</sub> | 10    |
| LCS_B05/CE_PA23 | D15                | I/O      | BV <sub>DD</sub> | 10    |
| LCS_B06/CE_PA24 | D13                | 0        | BV <sub>DD</sub> | 10    |
| LCS_B07/CE_PA27 | A17                | 0        | BV <sub>DD</sub> | 10    |
| LWE_B00         | F12                | 0        | BV <sub>DD</sub> | 9     |
| LWE_B01/CE_PB9  | D12                | I/O      | BV <sub>DD</sub> |       |
| LBCTL/CE_PB20   | E17                | I/O      | BV <sub>DD</sub> | 8     |
| LALE            | C17                | 0        | BV <sub>DD</sub> | 8     |
| LGPL0/CE_PA1    | B12                | I/O      | BV <sub>DD</sub> |       |
| LGPL1/CE_PA2    | C13                | I/O      | BV <sub>DD</sub> |       |
| LGPL2           | A20                | 0        | BV <sub>DD</sub> | 8     |
| LGPL3/CE_PA3    | D10                | I/O      | BV <sub>DD</sub> | 5     |
| LGPL4           | B13                | I/O      | BV <sub>DD</sub> | 36    |
| LGPL5           | C19                | I/O      | BV <sub>DD</sub> | 5     |

Table 1. P1012 Pinout Listing (continued)

| Signal                 | Package Pin Number   | Pin Type       | Power Supply     | Notes |
|------------------------|----------------------|----------------|------------------|-------|
| LCLK00/CE_PA28         | B15                  | I/O            | BV <sub>DD</sub> | _     |
| LCLK01/CE_PA16         | A15                  | I/O            | BV <sub>DD</sub> | _     |
| CE_PB2                 | A13                  | I/O            | BV <sub>DD</sub> | _     |
| CE_PB3                 | A14                  | I/O            | BV <sub>DD</sub> | _     |
|                        | DMA                  | 1              | ,                |       |
| DMA1_DREQ_B00          | Y28                  | I              | OV <sub>DD</sub> | _     |
| CE_PB18                | W28                  | I/O            | OV <sub>DD</sub> | _     |
| DMA1_DACK_B00          | T28                  | 0              | OV <sub>DD</sub> | 37    |
| CFG_MEM_DEBUG /CE_PB19 | T29                  | I/O            | OV <sub>DD</sub> | _     |
| DMA1_DDONE_B00         | T26                  | 0              | OV <sub>DD</sub> | _     |
| CFG_DDR_DEBUG /CE_PA29 | Y29                  | I/O            | OV <sub>DD</sub> | _     |
|                        | Programmable Interru | upt Controller |                  |       |
| UDE0_B                 | J27                  | I              | OV <sub>DD</sub> | 2     |
| NC105                  | K28                  | NC             | _                | _     |
| MCP0_B                 | AA27                 | ı              | $OV_DD$          | 2     |
| NC106                  | M25                  | NC             | _                | _     |
| IRQ00                  | L24                  | I              | OV <sub>DD</sub> | _     |
| IRQ01                  | K26                  | I              | OV <sub>DD</sub> | _     |
| IRQ02                  | K29                  | I              | OV <sub>DD</sub> | _     |
| IRQ03                  | N25                  | I              | OV <sub>DD</sub> | _     |
| IRQ04                  | L26                  | I              | OV <sub>DD</sub> | _     |
| IRQ05                  | L29                  | I              | OV <sub>DD</sub> | _     |
| CE_PB10                | K27                  | I              | OV <sub>DD</sub> | _     |
| IRQ_OUT_B              | N29                  | 0              | OV <sub>DD</sub> | 2,4   |
|                        | Voltage Sel          | lect           | ,                |       |
| LVDD_VSEL              | M28                  | I              | OV <sub>DD</sub> | 28    |
| BVDD_VSEL0             | M29                  | I              | OV <sub>DD</sub> | 28    |
| BVDD_VSEL1             | M27                  | I              | OV <sub>DD</sub> | 28    |
| CVDD_VSEL0             | L28                  | I              | OV <sub>DD</sub> | 28    |
| CVDD_VSEL1             | L27                  | I              | OV <sub>DD</sub> | 28    |
|                        | 1588                 | 1              |                  |       |
| TSEC_1588_CLK_IN       | AG21                 | I              | LV <sub>DD</sub> | _     |

Table 1. P1012 Pinout Listing (continued)

| Signal                            | Package Pin Number      | Pin Type         | Power Supply     | Notes |
|-----------------------------------|-------------------------|------------------|------------------|-------|
| TSEC_1588_TRIG_IN1                | AH20                    | I                | LV <sub>DD</sub> | _     |
| TSEC_1588_TRIG_IN2                | AG20                    | I                | LV <sub>DD</sub> | _     |
| TSEC_1588_ALARM_OUT1              | AE20                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC_1588_ALARM_OUT2              | AJ20                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC_1588_CLK_OUT                 | AG22                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC_1588_PULSE_OUT1              | AH21                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC_1588_PULSE_OUT2              | AJ22                    | 0                | LV <sub>DD</sub> | 5,9   |
|                                   | Ethernet Manageme       | ent Interface    |                  |       |
| EC_MDC                            | AD20                    | 0                | LV <sub>DD</sub> | 5,9   |
| EC_MDIO                           | AJ21                    | I/O              | LV <sub>DD</sub> | _     |
|                                   | Gigabit Ethernet Ref    | erence Clock     |                  |       |
| EC_GTX_CLK125                     | AF24                    | I                | LV <sub>DD</sub> | 26    |
|                                   | Enhanced Three Speed Et | hernet Controlle | r 1              |       |
| TSEC1_TXD07/TSEC3_TXD03           | AF22                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC1_TXD06/TSEC3_TXD02           | AD22                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC1_TXD05/TSEC3_TXD01           | AD23                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC1_TXD04/TSEC3_TXD00           | AE21                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC1_TXD03                       | AJ25                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC1_TXD02                       | AH28                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC1_TXD01                       | AE25                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC1_TXD00                       | AD24                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC1_TX_EN                       | AH24                    | 0                | LV <sub>DD</sub> | 33    |
| TSEC1_TX_ER                       | AF23                    | 0                | LV <sub>DD</sub> | 5,9   |
| TSEC1_TX_CLK/<br>TSEC1_GTX_CLK125 | AJ24                    | I                | LV <sub>DD</sub> | _     |
| TSEC1_GTX_CLK                     | AG25                    | 0                | LV <sub>DD</sub> | _     |
| TSEC1_CRS/TSEC3_RX_DV             | AJ27                    | I/O              | LV <sub>DD</sub> | _     |
| TSEC1_COL/TSEC3_RX_CLK            | AH26                    | I                | LV <sub>DD</sub> | _     |
| TSEC1_RXD07/TSEC3_RXD03           | AG23                    | I                | LV <sub>DD</sub> | _     |
| TSEC1_RXD06/TSEC3_RXD02           | AH22                    | I                | LV <sub>DD</sub> |       |
| TSEC1_RXD05/TSEC3_RXD01           | AJ23                    | I                | LV <sub>DD</sub> | _     |
| TSEC1_RXD04/TSEC3_RXD00           | AE24                    | I                | LV <sub>DD</sub> | _     |

**Table 1. P1012 Pinout Listing (continued)** 

| Signal        | Package Pin Number  | Pin Type        | Power Supply     | Notes |
|---------------|---------------------|-----------------|------------------|-------|
| TSEC1_RXD03   | AJ28                | I               | LV <sub>DD</sub> | _     |
| TSEC1_RXD02   | AE22                | I               | LV <sub>DD</sub> | _     |
| TSEC1_RXD01   | AD21                | I               | LV <sub>DD</sub> | _     |
| TSEC1_RXD00   | AH25                | I               | LV <sub>DD</sub> | _     |
| TSEC1_RX_DV   | AJ26                | I               | LV <sub>DD</sub> | _     |
| TSEC1_RX_ER   | AH23                | I               | LV <sub>DD</sub> | _     |
| TSEC1_RX_CLK  | AG26                | I               | LV <sub>DD</sub> | _     |
|               | Three Speed Etherne | et Controller 3 |                  |       |
| NC82          | AE26                | NC              |                  | _     |
| NC83          | AF26                | NC              | _                | _     |
| TSEC3_TX_EN   | AB24                | 0               | LV <sub>DD</sub> | 33    |
| TSEC3_GTX_CLK | AB25                | 0               | LV <sub>DD</sub> | _     |
| NC84          | AG29                | NC              | _                | _     |
| NC85          | AA25                | NC              | _                | _     |
| CFG_DRAM_TYPE | AF27                | I               | LV <sub>DD</sub> | _     |
| NC86          | Y24                 | NC              | _                | _     |
| NC87          | AA26                | NC              | _                | _     |
| CFG_IO_PORTS3 | AE29                | I               | LV <sub>DD</sub> | _     |
| NC88          | AA24                | NC              |                  | _     |
| NC89          | AG28                | NC              |                  | _     |
| TSEC3_RX_ER   | AD25                | I/O             | LV <sub>DD</sub> | _     |
| TSEC3_TX_CLK  | AE27                | I               | LV <sub>DD</sub> | _     |
| NC90          | AD27                | NC              |                  | _     |
| NC91          | AB26                | NC              |                  | _     |
| NC92          | AC26                | NC              | _                | _     |
| NC93          | AD26                | NC              |                  | _     |
| NC94          | AB27                | NC              | _                | _     |
| NC95          | AD28                | NC              | _                | _     |
| NC96          | AF29                | NC              | _                | _     |
| NC97          | AF28                | NC              | _                | _     |
| NC98          | AD29                | NC              | _                | _     |
| NC99          | AE28                | NC              | _                | _     |

Table 1. P1012 Pinout Listing (continued)

| Signal                | Package Pin Number | Pin Type | Power Supply     | Notes |
|-----------------------|--------------------|----------|------------------|-------|
| NC100                 | AC29               | NC       | _                | _     |
|                       | DUART              | l        |                  |       |
| UART_SOUT00           | J26                | 0        | OV <sub>DD</sub> | 27    |
| UART_SOUT01/CE_PB17   | J25                | I/O      | OV <sub>DD</sub> |       |
| UART_SIN00            | H29                | I        | OV <sub>DD</sub> | _     |
| UART_SIN01/CE_PB16    | G24                | I/O      | OV <sub>DD</sub> | _     |
| UART_CTS_B00          | J28                | I        | OV <sub>DD</sub> | _     |
| UART_CTS_B01/CE_PB14  | H24                | I/O      | OV <sub>DD</sub> | _     |
| UART_RTS_B00          | J29                | 0        | OV <sub>DD</sub> | 5     |
| UART_RTS_B01/CE_PB15  | J24                | 0        | OV <sub>DD</sub> | 5     |
|                       | I2C                |          |                  |       |
| IIC1                  | H28                | I/O      | OV <sub>DD</sub> | 4,18  |
| IIC1_SCL              | G27                | I/O      | OV <sub>DD</sub> | 4,18  |
| IIC2_SDA/CE_PB21      | H26                | I/O      | OV <sub>DD</sub> | 18    |
| IIC2_SCL/CE_PB22      | H25                | I/O      | OV <sub>DD</sub> | 18    |
|                       | eSDHC              |          |                  |       |
| SDHC_DATA00           | G28                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_DATA01           | F27                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_DATA02           | G25                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_DATA03           | G26                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_CMD              | F26                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_CLK              | G29                | 0        | CV <sub>DD</sub> | _     |
|                       | SPI                |          |                  |       |
| SPI_MISO              | F28                | 1        | CV <sub>DD</sub> | _     |
| SPI_MOSI              | F25                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CS0_B/SDHC_DATA04 | D28                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CS1_B/SDHC_DATA05 | E26                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CS2_B/SDHC_DATA06 | F29                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CS3_B/SDHC_DATA07 | E29                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CLK               | D29                | 0        | CV <sub>DD</sub> | _     |
|                       | USB                | •        |                  |       |
| USB_NXT               | B26                | I        | CV <sub>DD</sub> | _     |

**Table 1. P1012 Pinout Listing (continued)** 

| Signal            | Package Pin Number | Pin Type    | Power Supply     | Notes    |
|-------------------|--------------------|-------------|------------------|----------|
| USB_DIR           | A28                | ı           | CV <sub>DD</sub> | _        |
| USB_STP           | B29                | 0           | CV <sub>DD</sub> | 37       |
| USB_PWRFAULT      | C29                | ı           | CV <sub>DD</sub> | _        |
| USB_CLK           | D27                | ı           | CV <sub>DD</sub> | _        |
| USB_D07           | C28                | I/O         | CV <sub>DD</sub> | _        |
| USB_D06           | C25                | I/O         | CV <sub>DD</sub> | _        |
| USB_D05           | B28                | I/O         | CV <sub>DD</sub> | _        |
| USB_D04           | B25                | I/O         | CV <sub>DD</sub> | _        |
| USB_D03           | D26                | I/O         | CV <sub>DD</sub> | _        |
| USB_D02           | A27                | I/O         | CV <sub>DD</sub> | _        |
| USB_D01           | A26                | I/O         | CV <sub>DD</sub> | _        |
| USB_D00           | C26                | I/O         | CV <sub>DD</sub> | _        |
|                   | General-Purpose In | nput/Output |                  |          |
| CE_PB4            | R28                | I/O         | $OV_{DD}$        | <u> </u> |
| CE_PB6            | R26                | I/O         | OV <sub>DD</sub> | _        |
| CE_PB11           | P29                | I/O         | OV <sub>DD</sub> | _        |
| CE_PB7            | N24                | I/O         | OV <sub>DD</sub> | _        |
| CE_PB5            | U29                | I/O         | OV <sub>DD</sub> | _        |
| CE_PB0            | R24                | I/O         | $OV_DD$          | _        |
| CE_PA31           | R29                | I/O         | OV <sub>DD</sub> | _        |
| CE_PB1            | R25                | I/O         | $OV_DD$          | _        |
| SDHC_CD/CE_PB12   | F22                | I/O         | BV <sub>DD</sub> | _        |
| SDHC_WP/CE_PB13   | A24                | I/O         | BV <sub>DD</sub> | _        |
| USB_PCTL0/CE_PB8  | A25                | I/O         | BV <sub>DD</sub> | _        |
| USB_PCTL1/CE_PA15 | D24                | I/O         | BV <sub>DD</sub> | _        |
| CE_PB29           | F23                | I/O         | BV <sub>DD</sub> | _        |
| CE_PB30           | E23                | I/O         | BV <sub>DD</sub> | _        |
| CE_PB31           | F24                | I/O         | BV <sub>DD</sub> | _        |
| CE_PC0            | E24                | I/O         | BV <sub>DD</sub> | _        |
|                   | System Cor         | ntrol       |                  |          |
| HRESET_B          | W25                | 1           | OV <sub>DD</sub> | _        |
| HRESET_REQ_B      | U24                | 0           | OV <sub>DD</sub> | 19       |

Table 1. P1012 Pinout Listing (continued)

| Signal                                         | Package Pin Number | Pin Type | Power Supply     | Notes |
|------------------------------------------------|--------------------|----------|------------------|-------|
| SRESET_B                                       | W24                | I        | OV <sub>DD</sub> | _     |
| CKSTP_IN0_B                                    | AA29               | I        | OV <sub>DD</sub> | 2     |
| NC107                                          | AB29               | NC       | _                | _     |
| CKSTP_OUT0_B                                   | V25                | 0        | OV <sub>DD</sub> | 2,4   |
| NC108                                          | Y27                | NC       | _                | _     |
|                                                | Debug              |          |                  |       |
| TRIG_IN                                        | AB28               | I        | OV <sub>DD</sub> | _     |
| TRIG_OUT                                       | U28                | 0        | OV <sub>DD</sub> | 9     |
| NC109                                          | W26                | NC       | _                | _     |
| MSRCID00/LB_MSRCID00/<br>PLL_PER_OUT00/CE_PB23 | P28                | I/O      | OV <sub>DD</sub> | _     |
| MSRCID01/LB_MSRCID01/<br>PLL_PER_OUT01/CE_PB24 | R27                | I/O      | OV <sub>DD</sub> | 19    |
| MSRCID02/LB_MSRCID02/<br>PLL_PER_OUT02/CE_PB25 | P27                | I/O      | OV <sub>DD</sub> | 19    |
| MSRCID03/LB_MSRCID03/<br>PLL_PER_OUT03/CE_PB26 | P26                | I/O      | OV <sub>DD</sub> | 19    |
| MSRCID04/LB_MSRCID04/<br>PLL_UP_DN/CE_PB27     | N26                | I/O      | OV <sub>DD</sub> | 27    |
| MDVAL/LB_MDVAL/<br>PLL_PER_VALID/CE_PB28       | M24                | I/O      | OV <sub>DD</sub> | 19    |
|                                                | Clocks             |          |                  |       |
| CLK_OUT                                        | T24                | 0        | OV <sub>DD</sub> | 11    |
| RTC                                            | K24                | 1        | OV <sub>DD</sub> | _     |
| DDRCLK                                         | AC9                | 1        | OV <sub>DD</sub> | 25    |
| SYSCLK                                         | W29                | I        | OV <sub>DD</sub> | _     |
|                                                | DFT                |          |                  |       |
| SCAN_MODE_B                                    | W27                | I        | OV <sub>DD</sub> | 37    |
| TEST_SEL_B                                     | AA28               | I        | OV <sub>DD</sub> | 37    |
|                                                | JTAG               | 1        |                  |       |
| TCK                                            | V29                | I        | OV <sub>DD</sub> | _     |
| TDI                                            | T25                | I        | OV <sub>DD</sub> | 12    |
| TDO                                            | V28                | 0        | OV <sub>DD</sub> | 11    |
| TMS                                            | U26                | I        | OV <sub>DD</sub> | 12    |

Table 1. P1012 Pinout Listing (continued)

| Signal                  | Package Pin Number | Pin Type  | Power Supply     | Notes |
|-------------------------|--------------------|-----------|------------------|-------|
| TRST_B                  | V26                | I         | OV <sub>DD</sub> | 12    |
|                         | Power Manage       | ement     |                  |       |
| ASLEEP                  | U25                | 0         | $OV_{DD}$        | 19    |
| NC1                     | G6                 | NC        | _                | _     |
| NC2                     | Y14                | NC        | _                | _     |
| NC3                     | Y15                | NC        | _                | _     |
| NC4                     | Y16                | NC        | _                | _     |
| NC5                     | AE10               | NC        | _                | _     |
| NC6                     | AF10               | NC        | _                | _     |
| NC9                     | E14                | NC        | _                | _     |
| NC10                    | E13                | NC        | _                | _     |
| NC15                    | W6                 | NC        | _                | _     |
|                         | Power and Groun    | d Signals |                  |       |
| GND                     | AH10               | _         | _                | _     |
| GND                     | AJ10               | _         | _                | _     |
| GND                     | AD10               | _         | _                | _     |
| NC20                    | E16                | NC        | _                | _     |
| NC21                    | E15                | NC        | _                | _     |
| AGND_SRDS               | AD15               | _         | _                | _     |
| AV <sub>DD</sub> _CORE0 | F16                | _         | _                | 17,32 |
| NC117                   | F15                | NC        | _                |       |
| AV <sub>DD</sub> DDR    | Y10                | _         | _                | 17    |
| NC102                   | F14                | NC        | _                | _     |
| AV <sub>DD</sub> _PLAT  | V24                | _         | _                | 17    |
| AV <sub>DD</sub> _SRDS  | AD14               | _         | _                | 17    |
| BV <sub>DD</sub>        | B24                | _         | _                | _     |
| BV <sub>DD</sub>        | C12                | _         | _                | _     |
| BV <sub>DD</sub>        | C14                | _         | _                | _     |
| BV <sub>DD</sub>        | C16                | _         | _                | _     |
| BV <sub>DD</sub>        | C22                | _         | _                | _     |
| BV <sub>DD</sub>        | D18                | _         | _                | _     |
| BV <sub>DD</sub>        | G20                | _         | _                | _     |

Table 1. P1012 Pinout Listing (continued)

| Signal           | Package Pin Number | Pin Type | Power Supply | Notes    |
|------------------|--------------------|----------|--------------|----------|
| CV <sub>DD</sub> | C27                | _        | _            | _        |
| CV <sub>DD</sub> | E25                | _        | _            | _        |
| CV <sub>DD</sub> | E27                | _        | _            | _        |
| GV <sub>DD</sub> | A2                 | _        | _            | _        |
| GV <sub>DD</sub> | B8                 | _        | _            | _        |
| GV <sub>DD</sub> | B11                | _        | _            | _        |
| GV <sub>DD</sub> | C7                 | _        | _            | _        |
| GV <sub>DD</sub> | C9                 | _        | _            | _        |
| GV <sub>DD</sub> | D3                 | _        | _            | _        |
| GV <sub>DD</sub> | E7                 | _        | _            | _        |
| GV <sub>DD</sub> | F9                 | _        | _            | _        |
| GV <sub>DD</sub> | G10                | _        | _            | _        |
| GV <sub>DD</sub> | H2                 | _        | _            | _        |
| GV <sub>DD</sub> | K3                 | _        | _            | _        |
| GV <sub>DD</sub> | K7                 | _        | _            | _        |
| GV <sub>DD</sub> | L2                 | _        | _            | _        |
| GV <sub>DD</sub> | L3                 | _        | _            | _        |
| GV <sub>DD</sub> | L4                 | _        | _            | _        |
| GV <sub>DD</sub> | N3                 | _        | _            | _        |
| GV <sub>DD</sub> | N6                 | _        | _            | _        |
| GV <sub>DD</sub> | P4                 | _        | _            | _        |
| GV <sub>DD</sub> | R2                 | _        | _            | _        |
| GV <sub>DD</sub> | U3                 | _        | _            | _        |
| GV <sub>DD</sub> | V5                 | _        | _            | _        |
| GV <sub>DD</sub> | W3                 | _        | _            | _        |
| GV <sub>DD</sub> | Y2                 | _        | _            | _        |
| GV <sub>DD</sub> | AA2                | _        | _            | _        |
| GV <sub>DD</sub> | AA3                | _        | _            | _        |
| GV <sub>DD</sub> | AA5                | _        | _            | _        |
| GV <sub>DD</sub> | AA7                | _        | _            | _        |
| GV <sub>DD</sub> | AB6                | _        | _            | <u> </u> |
| GV <sub>DD</sub> | AD5                | _        | _            | _        |
| GV <sub>DD</sub> | AD9                | _        | _            | _        |

**Table 1. P1012 Pinout Listing (continued)** 

| Signal                 | Package Pin Number | Pin Type | Power Supply | Notes |
|------------------------|--------------------|----------|--------------|-------|
| GV <sub>DD</sub>       | AE3                | _        | _            | _     |
| GV <sub>DD</sub>       | AF4                | _        | _            | _     |
| GV <sub>DD</sub>       | AG6                | _        | _            | _     |
| GV <sub>DD</sub>       | AG8                | _        | _            | _     |
| GV <sub>DD</sub>       | AJ2                | _        | _            | _     |
| LV <sub>DD</sub>       | Y23                | _        | _            | _     |
| LV <sub>DD</sub>       | AC21               | _        | _            | _     |
| LV <sub>DD</sub>       | AC25               | _        | _            | _     |
| LV <sub>DD</sub>       | AC27               | _        | _            | _     |
| LV <sub>DD</sub>       | AE23               | _        | _            | _     |
| LV <sub>DD</sub>       | AF21               | _        | _            | _     |
| LV <sub>DD</sub>       | AF25               | _        | _            | _     |
| LV <sub>DD</sub>       | AH27               | _        | _            | _     |
| LV <sub>DD</sub>       | AH29               | _        | _            | _     |
| SV <sub>DD</sub> _SRDS | AG16               | _        | _            | _     |
| SV <sub>DD</sub> _SRDS | AH13               | _        | _            | _     |
| SV <sub>DD</sub> _SRDS | AH17               | _        | _            | _     |
| SV <sub>DD</sub> _SRDS | AJ11               | _        | _            | _     |
| SV <sub>DD</sub> _SRDS | AJ15               | _        | _            | _     |
| SV <sub>DD</sub> _SRDS | AJ19               | _        | _            | _     |
| SGND_SRDS              | AG12               | _        | _            | _     |
| SGND_SRDS              | AG13               | _        | _            | _     |
| SGND_SRDS              | AG14               | _        | _            | _     |
| SGND_SRDS              | AG17               | _        | _            | _     |
| SGND_SRDS              | AG18               | _        | _            | _     |
| SGND_SRDS              | AG19               | _        | _            | _     |
| SGND_SRDS              | AH11               | _        | _            | _     |
| SGND_SRDS              | AH15               | _        | _            | _     |
| SGND_SRDS              | AH19               | _        | _            | _     |
| SGND_SRDS              | AJ13               | _        | _            | _     |
| SGND_SRDS              | AJ17               | _        | _            | _     |
| XV <sub>DD</sub> _SRDS | AD13               | _        | _            | _     |
| XV <sub>DD</sub> _SRDS | AD17               | _        | _            | _     |

Table 1. P1012 Pinout Listing (continued)

| Signal                 | Package Pin Number | Pin Type | Power Supply | Notes |
|------------------------|--------------------|----------|--------------|-------|
| XV <sub>DD</sub> _SRDS | AE11               | _        | _            | _     |
| XV <sub>DD</sub> _SRDS | AE19               | _        | _            | _     |
| XV <sub>DD</sub> _SRDS | AF14               | _        | _            | _     |
| XV <sub>DD</sub> _SRDS | AF16               | _        | _            | _     |
| XGND_SRDS              | AD11               | _        | _            | _     |
| XGND_SRDS              | AD19               | _        | _            | _     |
| XGND_SRDS              | AE14               | _        | _            | _     |
| XGND_SRDS              | AE16               | _        | _            | _     |
| XGND_SRDS              | AF11               | _        | _            | _     |
| XGND_SRDS              | AF12               | _        | _            | _     |
| XGND_SRDS              | AF18               | _        | _            | _     |
| XGND_SRDS              | AG10               | _        | _            | _     |
| MVREF                  | R6                 | _        | _            | _     |
| OV <sub>DD</sub>       | K23                | _        | _            | _     |
| OV <sub>DD</sub>       | L25                | _        | _            | _     |
| OV <sub>DD</sub>       | N27                | _        | _            | _     |
| OV <sub>DD</sub>       | P25                | _        | _            | _     |
| OV <sub>DD</sub>       | U27                | _        | _            | _     |
| OV <sub>DD</sub>       | Y26                | _        | _            | _     |
| NC103                  | F13                | NC       | _            | _     |
| NC104                  | P6                 | NC       | _            | _     |
| NC110                  | K10                | NC       | _            | _     |
| NC111                  | K11                | NC       | _            | _     |
| NC112                  | K12                | NC       | _            | _     |
| NC113                  | K13                | NC       | _            | _     |
| NC114                  | K14                | NC       | _            | _     |
| NC115                  | L10                | NC       | _            | _     |
| NC116                  | M10                | NC       | _            | _     |
| V <sub>DDC</sub>       | K15                | _        | _            | _     |
| V <sub>DDC</sub>       | K17                | _        | _            | _     |
| V <sub>DDC</sub>       | K19                | _        | _            | _     |
| V <sub>DDC</sub>       | K16                | _        | _            | _     |
| V <sub>DDC</sub>       | L20                | _        | _            | _     |

Table 1. P1012 Pinout Listing (continued)

| Signal           | Package Pin Number | Pin Type | Power Supply | Notes       |
|------------------|--------------------|----------|--------------|-------------|
| V <sub>DDC</sub> | K18                | _        | _            | _           |
| V <sub>DDC</sub> | K20                | _        | _            | _           |
| V <sub>DDC</sub> | N10                | _        | _            | _           |
| V <sub>DDC</sub> | N20                | _        | _            | _           |
| V <sub>DDC</sub> | M20                | _        | _            | _           |
| V <sub>DDC</sub> | R10                | _        | _            | _           |
| V <sub>DDC</sub> | R20                | _        | _            | _           |
| V <sub>DDC</sub> | P10                | _        | _            | _           |
| V <sub>DDC</sub> | P20                | _        | _            | _           |
| V <sub>DDC</sub> | U10                | _        | _            | _           |
| V <sub>DDC</sub> | U20                | _        | _            | _           |
| V <sub>DDC</sub> | T10                | _        | _            | _           |
| $V_{DDC}$        | T20                | _        | _            | _           |
| V <sub>DDC</sub> | W10                | _        | _            | _           |
| V <sub>DDC</sub> | V10                | _        | _            | _           |
| V <sub>DDC</sub> | V20                | _        | _            | _           |
| $V_{DDC}$        | W20                | _        | _            | _           |
| V <sub>DDC</sub> | Y11                | _        | _            | _           |
| $V_{DDC}$        | Y19                | _        | _            | _           |
| GND              | A1                 | _        | _            | _           |
| GND              | A29                | _        | _            | _           |
| GND              | B5                 | _        | _            | _           |
| GND              | B14                | _        | _            | _           |
| GND              | B27                | _        | _            | _           |
| GND              | C6                 | _        | _            | _           |
| GND              | C8                 | _        | _            | _           |
| GND              | C11                | _        | _            | _           |
| GND              | C18                | _        | _            | <del></del> |
| GND              | C24                | _        | _            | <del></del> |
| GND              | D16                | _        | _            | <del></del> |
| GND              | D22                | _        | _            |             |
| GND              | D25                | _        | _            | _           |
| GND              | E3                 | _        | _            | _           |

Table 1. P1012 Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power Supply | Notes |
|--------|--------------------|----------|--------------|-------|
| GND    | E28                | _        | _            | _     |
| GND    | F7                 | _        | _            | _     |
| GND    | G5                 | _        | _            | _     |
| GND    | G9                 | _        | _            | _     |
| GND    | G21                | _        | _            | _     |
| GND    | H3                 | _        | _            | _     |
| GND    | H27                | _        | _            | _     |
| GND    | J7                 | _        | _            | _     |
| GND    | J23                | _        | _            | _     |
| GND    | K4                 | _        | _            | _     |
| GND    | F17                | _        | _            | _     |
| GND    | L12                | _        | _            | _     |
| GND    | L14                | _        | _            | _     |
| GND    | L16                | _        | _            | _     |
| GND    | L18                | _        | _            | _     |
| GND    | M11                | _        | _            | _     |
| GND    | K25                | _        | _            | _     |
| GND    | L1                 | _        | _            | _     |
| GND    | L11                | _        | _            | _     |
| GND    | L13                | _        | _            | _     |
| GND    | L15                | _        | _            | _     |
| GND    | L17                | _        | _            | _     |
| GND    | L19                | _        | _            | _     |
| GND    | M3                 | _        | _            | _     |
| GND    | M4                 | _        | _            | _     |
| GND    | M6                 | _        | _            | _     |
| GND    | M19                | _        | _            | _     |
| GND    | M12                | _        | _            | _     |
| GND    | M13                | _        | _            | _     |
| GND    | M14                | _        | _            | _     |
| GND    | M15                | _        | _            | _     |
| GND    | M16                | _        | _            | _     |
| GND    | M17                | _        | _            | _     |

**Table 1. P1012 Pinout Listing (continued)** 

| Signal | Package Pin Number | Pin Type | Power Supply | Notes |
|--------|--------------------|----------|--------------|-------|
| GND    | M18                | _        | _            | _     |
| GND    | P11                | _        | _            | _     |
| GND    | M26                | _        | _            | _     |
| GND    | N2                 | _        | _            | _     |
| GND    | N11                | _        | _            | _     |
| GND    | N12                | _        | _            | _     |
| GND    | N13                | _        | _            | _     |
| GND    | N14                | _        | _            | _     |
| GND    | N15                | _        | _            | _     |
| GND    | N16                | _        | _            | _     |
| GND    | N17                | _        | _            | _     |
| GND    | N18                | _        | _            | _     |
| GND    | N19                | _        | _            | _     |
| GND    | N28                | _        | _            | _     |
| GND    | P5                 | _        | _            | _     |
| GND    | P19                | _        | _            | _     |
| GND    | P12                | _        | _            | _     |
| GND    | P13                | _        | _            | _     |
| GND    | P14                | _        | _            | _     |
| GND    | P15                | _        | _            | _     |
| GND    | P16                | _        | _            | _     |
| GND    | P17                | _        | _            | _     |
| GND    | P18                | _        | _            | _     |
| GND    | T11                | _        | _            | _     |
| GND    | P24                | _        | _            | _     |
| GND    | R3                 | _        | _            | _     |
| GND    | R11                | _        | _            | _     |
| GND    | R12                | _        | _            | _     |
| GND    | R13                | _        | _            | _     |
| GND    | R14                | _        | _            | _     |
| GND    | R15                | _        | _            | _     |
| GND    | R16                | _        | _            | _     |
| GND    | R17                | _        | _            | _     |

Table 1. P1012 Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power Supply | Notes |
|--------|--------------------|----------|--------------|-------|
| GND    | R18                | _        | _            | _     |
| GND    | R19                | _        | _            | _     |
| GND    | T6                 | _        | _            | _     |
| GND    | T19                | _        | _            | _     |
| GND    | T12                | _        | _            | _     |
| GND    | T13                | _        | _            | _     |
| GND    | T14                | _        | _            | _     |
| GND    | T15                | _        | _            | _     |
| GND    | T16                | _        | _            | _     |
| GND    | T17                | _        | _            | _     |
| GND    | T18                | _        | _            | _     |
| GND    | V11                | _        | _            | _     |
| GND    | T27                | _        | _            | _     |
| GND    | U11                | _        | _            | _     |
| GND    | U12                | _        | _            | _     |
| GND    | U13                | _        | _            | _     |
| GND    | U14                | _        | _            | _     |
| GND    | U15                | _        | _            | _     |
| GND    | U16                | _        | _            | _     |
| GND    | U17                | _        | _            | _     |
| GND    | U18                | _        | _            | _     |
| GND    | U19                | _        | _            | _     |
| GND    | V4                 | _        | _            | _     |
| GND    | V19                | _        | _            | _     |
| GND    | V12                | _        | _            | _     |
| GND    | V13                | _        | _            | _     |
| GND    | V14                | _        | _            | _     |
| GND    | V15                | _        | _            | _     |
| GND    | V16                | _        | _            | _     |
| GND    | V17                | _        | _            | _     |
| GND    | V18                | _        | _            | _     |
| GND    | W12                | _        | _            | _     |
| GND    | V27                | _        | _            | _     |

**Table 1. P1012 Pinout Listing (continued)** 

| Signal           | Package Pin Number | Pin Type | Power Supply | Notes |
|------------------|--------------------|----------|--------------|-------|
| GND              | W2                 | _        | _            | _     |
| GND              | W4                 | _        | _            | _     |
| GND              | W11                | _        | _            | _     |
| GND              | W13                | _        | _            | _     |
| GND              | W14                | _        | _            | _     |
| GND              | W15                | _        | _            | _     |
| GND              | W16                | _        | _            | _     |
| GND              | W17                | _        | _            | _     |
| GND              | W19                | _        | _            | _     |
| GND              | Y3                 | _        | _            | _     |
| GND              | Y6                 | _        | _            | _     |
| GND              | Y7                 | _        | _            | _     |
| GND              | W18                | _        | _            | _     |
| V <sub>DDC</sub> | Y12                | _        | _            | _     |
| GND              | Y13                | _        | _            | _     |
| GND              | Y17                | _        | _            | _     |
| V <sub>DDC</sub> | Y18                | _        | _            | _     |
| V <sub>DDC</sub> | Y20                | _        | _            | _     |
| GND              | Y25                | _        | _            | _     |
| GND              | AA6                | _        | _            | _     |
| GND              | AA23               | _        | _            | _     |
| GND              | AC3                | _        | _            | _     |
| GND              | AC10               | _        | _            | _     |
| GND              | AC20               | _        | _            | _     |
| GND              | AC24               | _        | _            | _     |
| GND              | AC28               | _        | _            | _     |
| GND              | AD3                | _        | _            | _     |
| GND              | AD6                | _        | _            | _     |
| GND              | AE9                | _        | _            | _     |
| GND              | AF20               | _        | _            | _     |
| GND              | AG3                | _        | _            | _     |
| GND              | AG5                | _        | _            | _     |
| GND              | AG7                | _        | _            | _     |

Table 1. P1012 Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power Supply | Notes |
|--------|--------------------|----------|--------------|-------|
| GND    | AG24               | _        | _            | _     |
| GND    | AG27               | _        | _            | _     |
| GND    | AJ1                | _        | _            | _     |
| GND    | AJ29               | _        | _            | _     |

#### Note:

- 1. All multiplexed signals are listed only once and do not re-occur.
- 2. Recommend that a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to OVDD.
- 4. This pin is an open drain signal.
- 5. This pin is a reset configuration pin. It has a weak internal pull-up, P-FET, which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-k $\Omega$  pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, a pullup or active driver is needed.
- 8. The value of LALE, LGPL2, and LBCTL at reset sets the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See Section 4.1.4, "e500 Core PLL Ratio."
- 9. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin is described as an I/O for boundary scan.
- 10. If this pin is configured for local bus controller usage, it is recommended that a weak pull-up resistor (2–10  $K\Omega$ ) be placed on this pin to BVDD, ensuring that there is no random chip select assertion due to possible noise or other factors.
- 11. This output is actively driven during reset rather than being three-stated during reset.
- 12. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 15. Do not connect.
- 17. Independent supplies derived from board VDD.
- 18. Recommend that a pull-up resistor ( $\sim$ 1 k $\Omega$ ) be placed on this pin to OVDD.
- The following pins must NOT be pulled down during power-on reset: LA28, LA17, HRESET\_REQ, MSRCID[1:3], MDVAL, ASLEEP.
- 23. For DDR2 MDIC[0] is grounded through an  $18.2-\Omega$  (full-strength mode) or  $36.4-\Omega$  (half-strength mode) precision 1% resistor and Dn\_MDIC[1] is connected to GVDD through an  $18.2-\Omega$  (full-strength mode) or  $36.4-\Omega$  (half-strength mode) precision 1% resistor. These pins are used for automatic calibration of the DDR IOs. The calibration resistor value for DDR3 should be  $20-\Omega$ (full-strength mode) or  $40-\Omega$  (half-strength mode).

#### **Table 1. P1012 Pinout Listing (continued)**

| Signal | Package Pin Number | Pin Type | Power Supply | Notes |
|--------|--------------------|----------|--------------|-------|
|--------|--------------------|----------|--------------|-------|

- 25. DDRCLK input is only required when the P1012DDR controller is running in asynchronous mode. When the DDR controller is configured to run in synchronous mode via POR setting cfg\_ddr\_pll[0:2] = 111, the DDRCLK input is not required. It is recommended that users tie it off to GND when DDR controller is running in synchronous mode. See the P1021 QorlQ™ Integrated Host Processor Family Reference Manual, the "Clock Signals" section and the "DDR Complex Clock PLL Ratio" table in the "DDR PLL Ratio" section, for a more detailed description of DDR controller operation in asynchronous and synchronous modes
- 26. EC\_GTX\_CLK125 is a 125-MHz input clock shared among all eTSEC ports in the following modes: RGMII. If none of the eTSEC ports is operating in these modes, the EC\_GTX\_CLK125 input can be tied off to GND.
- 27. These POR configuration inputs may be used in the future to control functionality. It is advised that boards are built with the ability to pulldown these pins .LA[20:22], UART\_SOUT[0], and MSRCID[4] are reserved for future reset configuration.
- 28. Incorrect settings can lead to irreversible device damage.
- 29. The value of LAD[0:15] during reset sets the upper 16 bits of the GPPORCR.
- 31. The value of LA27 during reset is used to determine CPU boot configuration. See the "CPU Boot POR Configuration," section in the applicable device reference manual.
- 32. It must be the same as V<sub>DD</sub>\_Core.
- 33. When eTSEC1 and eTSEC3 are used as parallel interfaces, pins TSEC1\_TX\_EN and TSEC3\_TX\_EN requires an external 4.7-k\_ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven. However, because of the pull-down resistor on TSEC3\_TX\_EN cause the eSDHC card-detect (cfg\_sdhc\_cd\_pol\_sel) to be inverted, the inversion should be overridden from the SDHCDCR [CD\_INV] debug control register.
- 34. SD\_IMP\_CAL\_RX should be grounded through an 200- $\Omega$  precision 1% resistor and SD\_IMP\_CAL\_TX is grounded through an 100- $\Omega$  precision 1% resistor.
- 36. For systems which boot from Local Bus (GPCM)-controlled NOR flash or (FCM)-controlled NAND flash, a pull-up on LGPL4 is required.
- 37. Refer to Section 4.7, "Pull-Up and Pull-Down Resistor Requirements," for the correct settings.
- 38. This pin must be pulled up with a 4.7 k $\Omega$  resistor.

## 2 Electrical Characteristics

This section provides the AC and DC electrical specifications. The processor is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

## 2.1 Overall DC Electrical Characteristics

This section covers the ratings, conditions, and other characteristics.

## 2.1.1 Absolute Maximum Ratings

Table 2 provides the absolute maximum ratings.

Table 2. Absolute Maximum Ratings<sup>1</sup>

| Characteristic                                                                     | Symbol                                                                    | Max Value                                    | Unit | Notes |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------|------|-------|
| Core 0 and platform supply voltage                                                 | V <sub>DDC</sub>                                                          | -0.3 to 1.05                                 | V    | _     |
| PLL supply voltage                                                                 | AV <sub>DD</sub> _CORE0                                                   | -0.3 to 1.05                                 | V    | 8     |
|                                                                                    | AV <sub>DD</sub> _DDR<br>AV <sub>DD</sub> _PLAT<br>AV <sub>DD</sub> _SRDS |                                              |      |       |
| Core power supply for SerDes transceivers                                          | SV <sub>DD</sub> _SRDS                                                    | -0.3 to 1.05                                 | V    | _     |
| Pad power supply for SerDes transceivers                                           | XV <sub>DD</sub> _SRDS                                                    | -0.3 to 1.05                                 | V    | _     |
| DDR2/3 DRAM I/O voltage                                                            | GV <sub>DD</sub>                                                          | -0.3 to 1.98                                 | V    | _     |
| Three-speed Ethernet I/O, MII management voltage (eTSEC)                           | LV <sub>DD</sub>                                                          | -0.3 to 3.63<br>-0.3 to 2.75                 | V    | 1,4   |
| DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub>                                                          | -0.3 to 3.63                                 | V    | _     |
| USB, eSPI, eSDHC                                                                   | CV <sub>DD</sub>                                                          | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V    | _     |
| Enhanced local bus I/O voltage                                                     | BV <sub>DD</sub>                                                          | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V    | _     |

Table 2. Absolute Maximum Ratings<sup>1</sup> (continued)

|                           | Characteristic                                                                                                           | Symbol            | Max Value                           | Unit | Notes |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------|------|-------|
| Input voltage             | DDR2/DDR3 DRAM signals                                                                                                   | MV <sub>IN</sub>  | -0.3 to (GV <sub>DD</sub> + 0.3)    | V    | 2, 7  |
|                           | DDR2/DDR3 DRAM reference                                                                                                 | MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> /2 + 0.3) | V    | _     |
|                           | Three-speed Ethernet signals                                                                                             | LV <sub>IN</sub>  | -0.3 to (LV <sub>DD</sub> + 0.3)    | ٧    | 3, 7  |
|                           | Enhanced local bus signals                                                                                               | BV <sub>IN</sub>  | -0.3 to (BV <sub>DD</sub> + 0.3)    | _    | 5     |
|                           | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, clocking, I/O voltage select, and JTAG I/O voltage | OV <sub>IN</sub>  | -0.3 to (OV <sub>DD</sub> + 0.3)    | V    | 6, 7  |
|                           | USB, eSPI, eSDHC                                                                                                         | CV <sub>IN</sub>  | -0.3 to (CV <sub>DD</sub> + 0.3)    | V    | 4     |
|                           | SerDes signals                                                                                                           | $XV_{IN}$         | -0.3 to (XV <sub>DD</sub> + 0.3)    | V    | _     |
| Storage temperature range |                                                                                                                          | T <sub>STG</sub>  | -55 to 150                          | °C   | _     |

- 1. Functional operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: MVIN must not exceed GVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution: LVIN must not exceed LVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. Caution: CVIN must not exceed CVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. Caution: BVIN must not exceed BVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 6. Caution: OVIN must not exceed OVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 7. (C,X,B,G,L,O)VIN and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 7.
- 8. AV<sub>DD</sub> is measured at the input to the filter (as shown in Section 4.3.1, "PLL Power Supply Filtering") and not at the pin of the device.

## 2.1.2 Recommended Operating Conditions

Table 3 provides the recommended operating conditions for this device. Note that the values in Table 3 are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

**Table 3. Recommended Operating Conditions** 

| Characteristic                                           | Symbol                                                                                                                  | Recommended Value | Unit | Notes |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|------|-------|
| Core 0 and platform supply voltage                       | V <sub>DDC</sub>                                                                                                        | 1.0 ± 50 mV       | V    | 1     |
| PLL supply voltage                                       | $\begin{array}{c} {\rm AV_{DD\_}CORE0} \\ {\rm AV_{DD\_}DDR} \\ {\rm AV_{DD\_}PLAT} \\ {\rm AV_{DD\_}SRDS} \end{array}$ | 1.0 ± 50 mV       | V    | _     |
| Core power supply for SerDes transceivers                | SV <sub>DD</sub> _SRDS                                                                                                  | 1.0 ± 50 mV       | V    | _     |
| Pad power supply for SerDes transceivers and PCI Express | XV <sub>DD</sub> _SRDS                                                                                                  | 1.0 ± 50 mV       | V    | _     |
| DDR2 DRAM I/O voltage                                    | GV <sub>DD</sub>                                                                                                        | 1.8 V ± 90 mV     | V    | _     |

**Table 3. Recommended Operating Conditions (continued)** 

|                                          | Characteristic                                                                         | Symbol            | Recommended Value                                 | Unit | Notes |
|------------------------------------------|----------------------------------------------------------------------------------------|-------------------|---------------------------------------------------|------|-------|
| DDR3 DRAM I/O voltage                    |                                                                                        | GV <sub>DD</sub>  | 1.5 V ± 75 mV                                     | _    | _     |
| Three-speed Ethernet I/O voltage (eTSEC) |                                                                                        | LV <sub>DD</sub>  | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                  | V    | _     |
|                                          | n control and power management, I <sup>2</sup> C, QUICC and JTAG I/O voltage           | OV <sub>DD</sub>  | 3.3 V ± 165 mV                                    | V    | _     |
| Enhanced loca                            | I bus I/O and QUICC Engine block voltage                                               | BV <sub>DD</sub>  | 3.3 V ± 165 mV                                    | V    | _     |
| USB, eSPI, eS                            | DHC                                                                                    | CV <sub>DD</sub>  | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | V    | _     |
| Input voltage                            | DDR2/3 DRAM signals                                                                    | MV <sub>IN</sub>  | GND to GV <sub>DD</sub>                           | V    | _     |
|                                          | DDR2/3 DRAM reference                                                                  | MV <sub>REF</sub> | GND to GV <sub>DD</sub> /2                        | V    | _     |
|                                          | Three-speed Ethernet signals                                                           | LV <sub>IN</sub>  | GND to LV <sub>DD</sub>                           | V    | _     |
|                                          | Enhanced local bus signals                                                             | BV <sub>IN</sub>  | GND to BV <sub>DD</sub>                           | V    | _     |
|                                          | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>  | GND to OV <sub>DD</sub>                           | V    | _     |
|                                          | USB, eSPI, eSDHC                                                                       | CV <sub>IN</sub>  | GND to CV <sub>DD</sub>                           | V    | _     |
| Junction temperature range               |                                                                                        | TA/TJ             | 0 to 125 Commercial<br>-40 to 125 Industrial      | °C   | 3     |

#### Notes:

- 1. **Caution:** Until V<sub>DD</sub> reaches its recommended operating voltage, V<sub>DD</sub> may exceed L/C/B/G/OV<sub>DD</sub> by up to 0.7 V. If 0.7 V is exceeded, extra current will be drawn by the device.
- 2. **Caution:** Until  $V_{DD}$  reaches its recommended operating voltage, if L/C/B/G/OV<sub>DD</sub> exceeds  $V_{DD}$ , extra current may be drawn by the device.
- 3. Min temp is specified with TA; Max temp is specified with TJ.

#### **Electrical Characteristics**

Figure 7 shows the undershoot and overshoot voltages at the interfaces of the device.



#### Note:

- 1.  $t_{\text{CLOCK}}$  refers to the clock period associated with the respective interface:
  - For I<sup>2</sup>C and JTAG,  $t_{CLOCK}$  references SYSCLK. For DDR,  $t_{CLOCK}$  references MCK. For eTSEC,  $t_{CLOCK}$  references EC\_GTX\_CLK125.

  - For eLBC, t<sub>CLOCK</sub> references LCLK.

Figure 7. Overshoot/Undershoot Voltage for BV<sub>DD</sub>/CV<sub>DD</sub>/GV<sub>DD</sub>/LV<sub>DD</sub>/OV<sub>DD</sub>

The core voltage must always be provided at nominal 1.0 V (see Table 3 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The SDRAM interface uses a differential receiver referenced the externally supplied  $MV_{REF}$  signal (nominally set to  $GV_{DD}/2$ ). The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded.

#### 2.1.3 **Output Driver Characteristics**

Table 4 provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

**Table 4. Output Drive Capability** 

| Driver Type                  | Output Impedance (Ω)          | Supply Voltage                                                 | Notes |
|------------------------------|-------------------------------|----------------------------------------------------------------|-------|
| Enhanced local bus interface | 45                            | BV <sub>DD</sub> = 3.3 V                                       | _     |
| DDR2/3 signal (Programmable) | 16<br>32 (half strength mode) | GV <sub>DD</sub> = 1.8 V DDR2<br>GV <sub>DD</sub> = 1.5 V DDR3 | 1     |

Table 4. Output Drive Capability (continued)

| Driver Type                 | Output Impedance (Ω) | Supply Voltage                                                                      | Notes |
|-----------------------------|----------------------|-------------------------------------------------------------------------------------|-------|
| TSEC signals                | 45                   | LV <sub>DD</sub> = 2.5/3.3 V                                                        | _     |
| DUART, system control, JTAG | 45                   | OV <sub>DD</sub> = 3.3 V                                                            | _     |
| l <sup>2</sup> C            | 45                   | OV <sub>DD</sub> = 3.3 V                                                            | _     |
| USB, SPI, eSDHC             | 45                   | $CV_{DD} = 3.3 \text{ V}$<br>$CV_{DD} = 2.5 \text{ V}$<br>$CV_{DD} = 1.8 \text{ V}$ | _     |

#### Notes:

# 2.2 Power Sequencing

The processor requires that its power rails be applied in a specific sequence in order to ensure proper device operation. These requirements are as follows for power up:

- 1. V<sub>DD</sub>, V<sub>DDC</sub>, AV<sub>DD</sub>, BV<sub>DD</sub>, LV<sub>DD</sub>, CV<sub>DD</sub>, OV<sub>DD</sub>, SV<sub>DD</sub> s<sub>RDS</sub> and, XV<sub>DD</sub> s<sub>RDS</sub>
- 2. GV<sub>DD</sub>

All supplies must be at their stable values within 50 ms.

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs.

To guarantee MCKE low during power-up, the above sequencing for  $GV_{DD}$  is required. If there is no concern about any of the DDR signals being in an indeterminate state during power-up, the sequencing for  $GV_{DD}$  is not required.

#### NOTE

From a system standpoint, if any of the I/O power supplies ramp prior to the  $V_{DD}$  core supply, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the device.

# 2.3 Power Down Requirements

The power-down cycle must complete such that power supply values are below 0.4 V before a new power-up cycle can be started.

# 2.4 RESET Initialization

This section describes the AC electrical specifications for the RESET initialization timing requirements. Table 5 provides the RESET initialization AC timing specifications for the DDR SDRAM component(s).

Table 5. RESET Initialization Timing Specifications

| Parameter/Condition                                               | Min | Max | Unit    | Notes |
|-------------------------------------------------------------------|-----|-----|---------|-------|
| Required assertion time of HRESET                                 | 25  | _   | μS      | 1, 2  |
| Minimum assertion time of TRESET simultaneous to HRESET assertion | 25  | _   | ns      | 3     |
| Maximum rise/fall time of HRESET                                  | _   | 1   | SYSCLK  | _     |
| Minimum assertion time for SRESET                                 | 3   | _   | SYSCLKs | 4     |

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

<sup>1.</sup> The drive strength of the DDR2/3 interface in half-strength mode is at T<sub>i</sub> = 105°C and at GV<sub>DD</sub> (min)

**Table 5. RESET Initialization Timing Specifications (continued)** 

| Parameter/Condition                                                                                     | Min | Max | Unit    | Notes |
|---------------------------------------------------------------------------------------------------------|-----|-----|---------|-------|
| Input setup time for POR configs (other than PLL config) with respect to negation of HRESET             | 4   | _   | SYSCLKs | 4     |
| Input hold time for all POR configs (including PLL config) with respect to negation of HRESET           | 2   | _   | SYSCLKs | 4     |
| Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | _   | 5   | SYSCLKs | 4     |

#### Notes:

- 1. There may be some extra current leakage when driving signals high during this time.
- 2. Reset assertion timing requirements for DDR3 DRAMs may differ.
- 3. TRST is an asynchronous level sensitive signal. For guidance on how this requirement can be met, refer to the JTAG signal termination guidelines in Section 4.10, "JTAG Configuration Signals."
- 4. SYSCLK is the primary clock input for the processor.

Table 6 provides the PLL lock times.

Table 6. PLL Lock Times

| Parameter/Condition | Min | Max | Unit | Notes |
|---------------------|-----|-----|------|-------|
| PLL lock times      | _   | 100 | μs   | _     |

# 2.5 Power-on Ramp Rate

This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum power-on ramp rate is required to avoid falsely triggering the ESD circuitry. Table 7 provides the power supply ramp rate specifications.

**Table 7. Power Supply Ramp Rate** 

| Parameter                                                                                                                            | Min | Max   | Unit | Notes |
|--------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|-------|
| Required ramp rate for all voltage supplies (including OVDD/CVDD/GVDD/BVDD/SVDD/LVDD, All VDD suplies, MVREF and all AVDD supplies.) | _   | 36000 | V/s  | 1, 2  |

- 1. Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (e.g. exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range might falsely trigger the ESD circuitry.
- 2. Over full recommended operating temperature range (see Table 3).

# 2.6 Power Characteristics

The estimated typical core power dissipation for the core complex bus (CCB) versus the core frequency for this family of QorIQ devices is shown in Table 8.

**Table 8. Core Power Dissipation** 

| Core Frequency<br>(MHz) | Platform<br>Frequency (MHz) | V <sub>DD</sub> (V) | Power Mode | Junction<br>Temperature (°C) | Power (W) | Notes |
|-------------------------|-----------------------------|---------------------|------------|------------------------------|-----------|-------|
| 533                     | 266                         | 1.0                 | Typical    | 65                           | TBD       | 2, 3  |
|                         |                             |                     | Maximum    | 105                          | 2.0       | 2, 4  |
|                         |                             |                     |            | 125                          | 2.4       | 2, 4  |
| 667                     | 333                         | 1.0                 | Typical    | 65                           | TBD       | 2, 3  |
|                         |                             |                     | Maximum    | 105                          | 2.1       | 2, 4  |
|                         |                             |                     |            | 125                          | 2.6       | 2, 4  |
| 800                     | 400                         | 1.0                 | Typical    | 65                           | TBD       | 2, 3  |
|                         |                             |                     | Maximum    | 105                          | 2.3       | 2, 4  |
|                         |                             |                     |            | 125                          | 2.7       | 2, 4  |

#### Notes:

- 1. This table includes power numbers for the VDD and AVDD\_n rails.
- 2. These values specify the power consumption at nominal voltage and apply to all valid processor bus frequencies and configurations. The values do not include power dissipation for I/O supplies.
- 3. Typical power is an average value measured while running the Dhrystone benchmark, using the *nominal* process and *recommended* core and platform voltages (V<sub>DD</sub>) at 65 °C junction temperature
- 4 Maximum power is the maximum power measured at nominal core voltage (V<sub>DD</sub>) and maximum operating junction temperature (see Table 3) while running a test which includes an entirely L1-cache-resident, contrived sequence of instructions which keep all the execution units busy with the core running at 75% utilization and a typical workload on platform blocks.

# 2.6.1 I/O DC Power Supply Recommendation

Table 9 provides estimated I/O power numbers for each block: DDR, PCIe, eLBC, eTSEC, SGMII, eSDHC, USB, eSPI, DUART, I<sup>2</sup>C, and GPIO.

Table 9. I/O Power Supply Estimated Values

| Interface            | Parameter         | Symbol                     | Typical | Unit | Notes |
|----------------------|-------------------|----------------------------|---------|------|-------|
| DDR3 75% utilization | 600 MHz data rate | GV <sub>DD</sub> (1.5 V)   | 0.76    | W    | 1, 2  |
|                      | 667 MHz data rate | GV <sub>DD</sub> (1.5 V)   | 0.82    | W    | 1, 2  |
| DDR3 40% utilization | 600 MHz data rate | GV <sub>DD</sub> (1.5 V)   | 0.57    | W    | 1, 2  |
|                      | 667 MHz data rate | GV <sub>DD</sub> (1.5 V)   | 0.63    | W    | 1, 2  |
| PCI Express          | ×1, 2.5 G-baud    | X/SV <sub>DD</sub> (1.0 V) | 0.11    | W    | 1     |
|                      | ×2, 2.5 G-baud    | X/SV <sub>DD</sub> (1.0 V) | 0.15    | W    | 1     |
|                      | ×4, 2.5 G-baud    | X/SV <sub>DD</sub> (1.0 V) | 0.229   | W    | 1     |
| SGMII                | ×1, 1.25G-baud    | X/SV <sub>DD</sub> (1.0 V) | 0.096   | W    | 1     |

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

Table 9. I/O Power Supply Estimated Values (continued)

| Interface                         | Parameter     | Symbol                   | Typical | Unit | Notes   |
|-----------------------------------|---------------|--------------------------|---------|------|---------|
| eLBC                              | 16-bit, 83MHz | BV <sub>DD</sub> (1.8 V) | 0.017   | W    | 1, 3    |
|                                   |               | BV <sub>DD</sub> (2.5 V) | 0.03    | W    | 1, 3    |
|                                   |               | BV <sub>DD</sub> (3.3 V) | 0.047   | W    | 1, 3    |
| eTSEC                             | RGMII         | LV <sub>DD</sub> (2.5 V) | 0.075   | W    | 1, 3, 4 |
|                                   |               | LV <sub>DD</sub> (3.3 V) | 0.124   | W    | 1, 3, 4 |
| eSDHC                             | _             | CV <sub>DD</sub> (1.8 V) | 0.005   | W    | 1, 3    |
|                                   |               | CV <sub>DD</sub> (2.5 V) | 0.009   | W    | 1, 3    |
|                                   |               | CV <sub>DD</sub> (3.3 V) | 0.014   | W    | 1, 3    |
| USB                               | _             | CV <sub>DD</sub> (1.8 V) | 0.004   | W    | 1, 3    |
|                                   |               | CV <sub>DD</sub> (2.5 V) | 0.008   | W    | 1, 3    |
|                                   |               | CV <sub>DD</sub> (3.3 V) | 0.012   | W    | 1, 3    |
| eSPI                              | _             | CV <sub>DD</sub> (1.8 V) | 0.004   | W    | 1, 3    |
|                                   |               | CV <sub>DD</sub> (2.5 V) | 0.006   | W    | 1, 3    |
|                                   |               | CV <sub>DD</sub> (3.3 V) | 0.01    | W    | 1, 3    |
| I <sup>2</sup> C                  | _             | OV <sub>DD</sub> (3.3 V) | 0.002   | W    | 1, 3    |
| DUART                             | _             | OV <sub>DD</sub> (3.3 V) | 0.006   | W    | 1, 3    |
| IEEE1588                          | _             | LV <sub>DD</sub> (2.5 V) | 0.004   | W    | 1, 3    |
|                                   |               | LV <sub>DD</sub> (3.3 V) | 0.007   | W    | 1, 3    |
| QUICC Engine block (UTOPIA)<br>L2 | _             | BV <sub>DD</sub> (3.3 V) | 0.08    | W    | 1, 3    |

#### Notes:

- 1. The typical values are estimates based on simulations 65 C junction temperature.
- 2. DDR power numbers are based on 2 rank DIMM.
- 3. Assuming 15 pF total capaciatnce load per pin.
- 4. The current values are per each eTSEC used.
- 5. GPIO x8 support on OVDD and x8 on BVDD rail supply.

# 2.7 Input Clocks

This section discusses the system clock timing, SYSCLK and spread spectrum sources, real time clock timing, eTSEC Gigabit reference clock timing, DDR clock timing, and other input clocks.

#### NOTE:

The rise / fall time on QE input pins should not exceed 5ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of Vcc; fall time refers to transitions from 90% to 10% of Vcc.

# 2.7.1 System Clock Timing

Table 10 provides the system clock (SYSCLK) DC specifications.

#### Table 10. SYSCLK DC Electrical Characteristics

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ 

| Parameter                                                                  | Symbol          | Min | Typical | Max | Unit | Notes |
|----------------------------------------------------------------------------|-----------------|-----|---------|-----|------|-------|
| Input high voltag                                                          | V <sub>IH</sub> | 2.0 | _       |     | V    | 1     |
| Input low voltage                                                          | V <sub>IL</sub> | _   | _       | 0.8 | V    | 1     |
| Input capacitance                                                          | C <sub>IN</sub> | _   | 7       | 15  | pf   | _     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DD)</sub> | I <sub>IN</sub> | _   | _       | ±50 | μΑ   | 2     |

#### Note:

- 1. The max  $V_{IH}$ , and min  $V_{IL}$  values can be found in Table 3.
- 2. The symbol  $V_{\text{IN}}$ , in this case, represents the  $OV_{\text{IN}}$  symbol referenced in Table 3.

Table 11 provides the system clock (SYSCLK) AC timing specifications.

### **Table 11. SYSCLK AC Timing Specifications**

At recommended operating conditions (see Table 3) with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ 

| Parameter/Condition                             | Symbol                                | Min | Typical | Max   | Unit | Notes |
|-------------------------------------------------|---------------------------------------|-----|---------|-------|------|-------|
| SYSCLK frequency                                | f <sub>SYSCLK</sub>                   | 64  | _       | 100   | MHz  | 1     |
| SYSCLK cycle time                               | tsysclk                               | 10  | _       | 15    | ns   | _     |
| SYSCLK duty cycle                               | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40  | _       | 60    | %    | 2     |
| SYSCLK slew rate                                | _                                     | 1   | _       | 4     | V/ns | 3     |
| SYSCLK peak period jitter                       | _                                     | _   | _       | ± 150 | ps   | _     |
| SYSCLK jitter phase noise at – 56dBc            | _                                     | _   | _       | 500   | KHz  | 4     |
| AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$                       | 1.9 | _       | _     | V    | _     |

#### Notes:

- 1. Caution: The CCB\_clk to SYSCLK ratio and e500 core to CCB\_clk ratio settings must be chosen such that the resulting SYSCLK frequency, e500 core frequency, and CCB\_clk frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 4.1.3, "CCB/SYSCLK PLL Ratio," and Section 4.1.4, "e500 Core PLL Ratio" for ratio settings. Refer to Section 4.1.3, "CCB/SYSCLK PLL Ratio," and Section 4.1.4, "e500 Core PLL Ratio" for ratio settings.
- 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2.
- 3. Slew rate as measured from ± 0.3  $\Delta V_{AC}$  at center of peak to peak voltage at clock input.
- 4. Phase noise is calculated as FFT of TIE jitter.

# 2.7.2 SYSCLK and Spread Spectrum Sources

Spread spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter in order to diffuse the EMI spectral content. The jitter specification given in Table 12 considers short-term (cycle-to-cycle) jitter only and the clock generator's cycle-to-cycle output jitter should meet the processor's input cycle-to-cycle jitter requirement. Frequency modulation and

spread are separate concerns, and the P1012 is compatible with spread spectrum sources if the recommendations listed in Table 12 are observed.

### **Table 12. Spread Spectrum Clock Source Recommendations**

At recommended operating conditions. See Table 3.

| Parameter            | Min | Max | Unit | Notes |
|----------------------|-----|-----|------|-------|
| Frequency modulation | _   | 60  | kHz  | _     |
| Frequency spread     | _   | 1.0 | %    | 1, 2  |

#### Note:

- 1. SYSCLK frequencies resulting from frequency spreading, and the resulting core and VCO frequencies, must meet the minimum and maximum specifications given in Table 11.
- 2. Maximum spread spectrum frequency may not result in exceeding any maximum operating frequency of the device.

#### CAUTION

The processor's minimum and maximum SYSCLK, DDRCLK, core, and VCO frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated e500 core/DDR memory frequency should avoid violating the stated limits by using down-spreading only.

# 2.7.3 Real Time Clock Timing

The real time clock timing (RTC) input is sampled by the platform clock (CCB clock). The output of the sampling latch is then used as an input to the counters of the PIC and the TimeBase unit of the e500. There is no jitter specification. The minimum pulse width of the RTC signal should be greater than  $2\times$  the period of the CCB clock. That is, minimum clock high time is  $2\times t_{CCB}$ , and minimum clock low time is  $2\times t_{CCB}$ . There is no minimum RTC frequency; RTC may be grounded if not needed.

# 2.7.4 eTSEC Gigabit Reference Clock Timing

Table 13 lists the eTSEC gigabit reference clock DC electrical characteristics.

Table 13. eTSEC Gigabit Reference Clock DC Electrical Characteristics

| Parameter                                                                  | Symbol          | Min | Max | Unit | Notes |
|----------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| High-level input voltage                                                   | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Low-level input voltage                                                    | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DD)</sub> | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |

- 1. The max  $V_{\text{IH}}\text{,}$  and min  $V_{\text{IL}}$  values can be found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 3.

Table 14 provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications.

### Table 14. EC\_GTX\_CLK125 AC Timing Specifications

At recommended operating conditions with  $LV_{DD} = 2.5 \pm 0.125$  mV/ 3.3 V  $\pm 165$  mV

| Parameter/Condition                              | Symbol                                 | Min | Typical | Max         | Unit | Notes |
|--------------------------------------------------|----------------------------------------|-----|---------|-------------|------|-------|
| EC_GTX_CLK125 frequency                          | t <sub>G125</sub>                      | _   | 125     | _           | MHz  | _     |
| EC_GTX_CLK125 cycle time                         | t <sub>G125</sub>                      | _   | 8       | _           | ns   | _     |
| EC_GTX_CLK rise and fall time                    | t <sub>G125R</sub> /t <sub>G125F</sub> | _   | _       | 0.75<br>1.0 | ns   | 1     |
| EC_GTX_CLK125 duty cycle<br>1000Base-T for RGMII | t <sub>G125H</sub> /t <sub>G125</sub>  | 47  | _       | 53          | %    | 2     |
| EC_GTX_CLK125 jitter                             | _                                      | _   | _       | ±150        | ps   | 2     |

#### Notes:

- 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for  $LV_{DD}$  = 2.5 V and from 0.6 and 2.7 V for  $LV_{DD}$  = 3.3 V.
- 2..EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Section 2.11.3.2, "RGMII AC Timing Specifications," for duty cycle for 10Base-T and 100Base-T reference clock.

# 2.7.5 DDR Clock Timing

Table 15 provides the system clock (DDRCLK) DC specifications.

#### **Table 15. DDRCLK DC Electrical Characteristics**

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ 

| Parameter                                                                  | Symbol          | Min  | Typical | Max                    | Unit | Notes |
|----------------------------------------------------------------------------|-----------------|------|---------|------------------------|------|-------|
| Input high voltage                                                         | V <sub>IH</sub> | 2.0  | _       | OV <sub>DD</sub> + 0.3 | V    | 1     |
| Input low voltage                                                          | V <sub>IL</sub> | -0.3 | _       | 0.8                    | V    | 1     |
| Input capacitance                                                          | C <sub>IN</sub> | _    | 7       | 15                     | pf   | _     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DD)</sub> | I <sub>IN</sub> | _    |         | ±50                    | μА   | 2     |

#### Note:

1. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 2 and Table 3.

Table 16 provides the DDR clock (DDRCLK) AC timing specification.

### **Table 16. DDRCLK AC Timing Specifications**

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%.

| Parameter/Condition | Symbol                                | Min  | Typical | Max   | Unit | Notes |
|---------------------|---------------------------------------|------|---------|-------|------|-------|
| DDRCLK frequency    | f <sub>DDRCLK</sub>                   | 66.7 | _       | 166.7 | MHz  | 1, 2  |
| DDRCLK cycle time   | t <sub>DDRCLK</sub>                   | 6    | _       | 15    | ns   | 1, 2  |
| DDRCLK duty cycle   | t <sub>KHK</sub> /t <sub>DDRCLK</sub> | 40   | _       | 60    | %    | 2     |
| DDRCLK slew rate    | _                                     | 1    | _       | 4     | V/ns | 3     |

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

### Table 16. DDRCLK AC Timing Specifications (continued)

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%.

| Parameter/Condition                             | Symbol          | Min | Typical | Max  | Unit | Notes |
|-------------------------------------------------|-----------------|-----|---------|------|------|-------|
| DDRCLK peak period jitter                       | _               | _   | _       | ±150 | ps   | _     |
| DDRCLK jitter phase noise at – 56dBc            | _               | _   | _       | 500  | KHz  | 4     |
| AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$ | 1.9 | _       | _    | V    | _     |

#### Notes:

- Caution: The DDR complex clock to DDRCLK ratio settings must be chosen such that the resulting DDR complex clock frequency does not exceed the maximum or minimum operating frequencies. Refer to Section 4.1.5, "DDR/DDRCLK PLL Ratio," for ratio settings.
- 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2.
- 3. Slew rate as measured from  $\pm$  0.3  $\Delta V_{AC}$  at center of peak to peak voltage at clock input.
- 4. Phase noise is calculated as FFT of TIE jitter.

# 2.7.6 Other Input Clocks

A description of the overall clocking of this device is available in the *QorIQ P102 1Integrated Host Processor Family Reference Manual* in the form of a clock subsystem block diagram. For information on the input clocks of other functional blocks of the platform, such as SerDes and eTSEC, see the specific section of this document.

# 2.8 DDR2 and DDR3 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface. Note that the required  $GV_{DD}(typ)$  voltage is 1.8 V or 1.5 V when interfacing to DDR2 or DDR3 SDRAM respectively.

### 2.8.1 DDR SDRAM DC Electrical Characteristics

Table 17 provides the recommended operating conditions for the DDR SDRAM component(s) when interfacing to DDR2 SDRAM.

**Table 17. DDR2 SDRAM Interface DC Electrical Characteristics** 

At recommended operating condition with  $GV_{DD} = 1.8 V1$ 

| Parameter             | Symbol            | Min                       | Max                       | Unit | Notes   |
|-----------------------|-------------------|---------------------------|---------------------------|------|---------|
| I/O reference voltage | MV <sub>REF</sub> | 0.49 × GV <sub>DD</sub>   | 0.51 × GV <sub>DD</sub>   | V    | 2, 3, 4 |
| Input high voltage    | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 |                           | ٧    | 5       |
| Input low voltage     | $V_{IL}$          |                           | MV <sub>REF</sub> – 0.125 | >    | 5       |

### Table 17. DDR2 SDRAM Interface DC Electrical Characteristics (continued)

At recommended operating condition with GV<sub>DD</sub> = 1.8 V1

| Parameter                                       | Symbol          | Min         | Мах | Unit | Notes |
|-------------------------------------------------|-----------------|-------------|-----|------|-------|
| Output high current (V <sub>OUT</sub> = 1.37 V) | I <sub>OH</sub> | -13.4       | _   | mA   | 6     |
| Output low current (V <sub>OUT</sub> = 0.330 V) | l <sub>OL</sub> | 13.4        | _   | mA   | 6     |
| I/O leakage current                             | l <sub>OZ</sub> | <b>–</b> 50 | 50  | μΑ   | 7     |

#### Notes:

- GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2. MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub> and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.
- 3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to  $MV_{REF}$  with a min value of  $MV_{REF}$  0.04 and a max value of  $MV_{REF}$  + 0.04.  $V_{TT}$  should track variations in the DC level of  $MV_{REF}$ .
- 4. The voltage regulator for  $MV_{RFF}$  must be able to supply up to 1500  $\mu A$ .
- 5. Input capacitance load for DQ, DQS, and  $\overline{DQS}$  are available in the IBIS models.
- 6. Refer to the IBIS model for the complete output IV curve characteristics.
- 7. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 18 provides the DDR controller interface capacitance for DDR2 and DDR3.

### Table 18. DDR2 DDR3 SDRAM Capacitance

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3

| Parameter                                    | Symbol           | Min | Max | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1, 2  |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1, 2  |

#### Note:

- 1. This parameter is sampled. GVDD = 1.8 V  $\pm$  0.1 V (for DDR2), f = 1 MHz,  $T_A$  = 25°C,  $V_{OUT}$  = GVDD/2,  $V_{OUT}$  (peak-to-peak) = 0.2 V.
- 2. This parameter is sampled. GVDD = 1.5 V  $\pm$  0.075 V (for DDR3), f = 1 MHz,  $T_A$  = 25°C,  $V_{OUT}$  = GVDD/2,  $V_{OUT}$  (peak-to-peak) = 0.175 V.

Table 19 provides the current draw characteristics for MV<sub>REF</sub>.

### Table 19. Current Draw Characteristics for MV<sub>RFF</sub>

For recommended operating conditions, see Table 3.

| Parameter                                         | Symbol            | Min | Мах  | Unit | Notes |
|---------------------------------------------------|-------------------|-----|------|------|-------|
| Current draw for DDR2 SDRAM for MV <sub>REF</sub> | MV <sub>REF</sub> | _   | 1500 | μΑ   | _     |
| Current draw for DDR3 SDRAM for MV <sub>REF</sub> | $MV_REF$          | _   | 1250 | μΑ   | _     |

# 2.8.2 DDR2 and DDR3 SDRAM Interface AC Timing Specifications

This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports both DDR2 and DDR3 memories. Note that the required GV<sub>DD</sub>(typ) voltage is 1.8 V or 1.5 V when interfacing to DDR2 or DDR3 SDRAM respectively.

# 2.8.2.1 DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications

Table 20 provides the input AC timing specifications for the DDR controller when interfacing to DDR2 SDRAM.

### Table 20. DDR2 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5%

| Param                 | eter                | Symbol            | Min                      | Max                      | Unit | Notes |
|-----------------------|---------------------|-------------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | ≥ 667 MHz data rate | V <sub>ILAC</sub> | _                        | MV <sub>REF</sub> - 0.20 | V    | _     |
|                       | ≤ 533 MHz data rate |                   | _                        | MV <sub>REF</sub> - 0.25 |      |       |
| AC input high voltage | ≥ 667 MHz data rate | V <sub>IHAC</sub> | MV <sub>REF</sub> + 0.20 | _                        | V    | _     |
|                       | ≤ 533 MHz data rate |                   | MV <sub>REF</sub> + 0.25 | _                        |      |       |

Table 21 provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM.

### Table 21. DDR3 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with GV  $_{DD}$  of 1.5 V  $\pm\,5\%$ 

| Parameter             | Symbol            | Min                       | Max                       | Unit | Notes |
|-----------------------|-------------------|---------------------------|---------------------------|------|-------|
| AC input low voltage  | V <sub>ILAC</sub> | _                         | MV <sub>REF</sub> – 0.175 | V    | _     |
| AC input high voltage | V <sub>IHAC</sub> | MV <sub>REF</sub> + 0.175 | _                         | V    | _     |

Table 22 provides the input AC timing specifications for the DDR controller when interfacing to DDR2 and DDR3 SDRAM.

## Table 22. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3

| Parameter                         | Symbol              | Min          | Max | Unit | Notes |
|-----------------------------------|---------------------|--------------|-----|------|-------|
| Controller Skew for MDQS—MDQ/MECC | t <sub>CISKEW</sub> | _            | _   | ps   | 1     |
| 667 MHz data rate                 |                     | -390         | 390 |      | 1     |
| 533 MHz data rate                 |                     | -450         | 450 |      | 1     |
| 400 MHz data rate                 |                     | <b>–</b> 515 | 515 |      | 1     |

### Table 22. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications (continued)

At recommended operating conditions with  $GV_{DD}$  of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3

| Parameter                        | Symbol              | Min  | Мах | Unit | Notes |
|----------------------------------|---------------------|------|-----|------|-------|
| Tolerated Skew for MDQS—MDQ/MECC | t <sub>DISKEW</sub> | _    | _   | ps   | 3     |
| 667 MHz data rate                |                     | -360 | 360 |      | 3     |
| 533 MHz data rate                |                     | -488 | 488 |      | 3     |
| 400 MHz data rate                |                     | -733 | 733 |      | 3     |

- 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.
- DDR3 only
- 3. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called  $t_{DISKEW}$ . This can be determined by the following equation:  $t_{DISKEW} = \pm (T \div 4 abs(t_{CISKEW}))$  where T is the clock period and  $abs(t_{CISKEW})$  is the absolute value of  $t_{CISKEW}$ .

Figure 8 shows the DDR2 and DDR3 SDRAM interface input timing diagram.



Figure 8. DDR2 and DDR3 SDRAM Interface Input Timing Diagram

# 2.8.2.2 DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications

Table 23 contains the output AC timing targets for the DDR2 and DDR3 SDRAM interface.

# Table 23. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications

At recommended operating conditions with GV  $_{DD}$  of 1.8 V  $\pm\,5\%$  for DDR2 or 1.5 V  $\pm\,5\%$  for DDR3

| Parameter                                 | Symbol <sup>1</sup> | Min  | Max | Unit | Notes |
|-------------------------------------------|---------------------|------|-----|------|-------|
| MCK[n] cycle time                         | t <sub>MCK</sub>    | 3    | 5   | ns   | 2     |
| ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | _    | _   | ns   | 3     |
| 667 MHz data rate                         |                     | 1.10 | _   |      | 3     |
| 533 MHz data rate                         |                     | 1.48 | _   |      | 3     |
| 400 MHz data rate                         |                     | 1.95 | _   |      | 3     |
| ADDR/CMD output hold with respect to MCK  | t <sub>DDKHAX</sub> | _    | _   | ns   | 3     |
| 667 MHz data rate                         |                     | 1.10 | _   |      | 3     |
| 533 MHz data rate                         |                     | 1.48 | _   |      | 3     |
| 400 MHz data rate                         |                     | 1.95 | _   |      | 3     |
| MCS[n] output setup with respect to MCK   | t <sub>DDKHCS</sub> | _    | _   | ns   | 3     |
| 667 MHz data rate                         |                     | 1.10 | _   |      | 3     |
| 533 MHz data rate                         |                     | 1.48 | _   |      | 3     |
| 400 MHz data rate                         |                     | 1.95 | _   |      | 3     |
| MCS[n] output hold with respect to MCK    | t <sub>DDKHCX</sub> | _    | _   | ns   | 3     |
| 667 MHz data rate                         |                     | 1.10 | _   |      | 3     |
| 533 MHz data rate                         |                     | 1.48 | _   |      | 3     |
| 400 MHz data rate                         |                     | 1.95 | _   |      | 3     |
| MCK to MDQS Skew                          | t <sub>DDKHMH</sub> | _    | _   | ns   | 4     |
| ≤ 667 MHz data rate                       |                     | -0.6 | 0.6 |      | 4     |

### Table 23. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications (continued)

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3

| Parameter                                      | Symbol <sup>1</sup>                          | Min                  | Max                  | Unit | Notes |
|------------------------------------------------|----------------------------------------------|----------------------|----------------------|------|-------|
| MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub>  | _                    | _                    | ps   | 5     |
| 667 MHz data rate                              |                                              | 300                  | _                    |      | 5     |
| 533 MHz data rate                              |                                              | 388                  | _                    |      | 5     |
| 400 MHz data rate                              |                                              | 550                  | _                    |      | 5     |
| MDQ/MECC/MDM output hold with respect to MDQS  | t <sub>DDKHDX</sub> ,<br>t <sub>DDKLDX</sub> | _                    | _                    | ps   | 5     |
| 667 MHz data rate                              |                                              | 300                  | _                    |      | 5     |
| 533 MHz data rate                              |                                              | 388                  | _                    |      | 5     |
| 400 MHz data rate                              |                                              | 550                  | _                    |      | 5     |
| MDQS preamble                                  | t <sub>DDKHMP</sub>                          | $0.9 \times t_{MCK}$ | _                    | ns   | _     |
| MDQS postamble                                 | t <sub>DDKHME</sub>                          | $0.4 \times t_{MCK}$ | $0.6 \times t_{MCK}$ | ns   | _     |

#### Note:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/MCK and MCDQS/MCDQS referenced measurements are made from the crossing of the two signals.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the QorlQ P1021 Integrated Processor Reference Manual for a description and explanation of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.

### **NOTE**

For the ADDR/CMD setup and hold specifications in Table 23, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle.

Figure 9 shows the DDR2 and DDR3 SDRAM interface output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>).



Figure 9.  $t_{DDKHMH}$  Timing Diagram

Figure 10 shows the DDR2 and DDR3 SDRAM output timing diagram.



Figure 10. DDR2 and DDR3 Output Timing Diagram

Figure 11 provides the AC test load for the DDR2 and DDR3 controller bus.



Figure 11. DDR2 and DDR3 Controller Bus AC Test Load

# 2.8.2.3 DDR2 and DDR3 SDRAM Differential Timing Specifications

This section describes the DC and AC differential timing specifications for the DDR2 and DDR3 SDRAM controller interface. Figure 12 shows the differential timing specification.



Figure 12. DDR2 and DDR3 SDRAM Differential Timing Specifications

# **NOTE**

VTR specifies the true input signal (such as MCK or MDQS) and VCP is the complementary input signal (such as  $\overline{MCK}$  or  $\overline{MDQS}$ ).

Table 24 provides the DDR2 differential specifications for the differential signals MDQS/MDQS and MCK/MCK.

Table 24. DDR2 SDRAM Differential Electrical Characteristics

| Parameter                                 | Symbol            | Min                | Max                              | Unit | Notes |
|-------------------------------------------|-------------------|--------------------|----------------------------------|------|-------|
| Input AC Differential Crosspoint Voltage  | V <sub>IXAC</sub> | 0.5 × GVDD – 0.175 | 0.5 × GVDD + 0.175               | V    | _     |
| Output AC Differential Crosspoint Voltage | V <sub>OXAC</sub> | 0.5 × GVDD – 0.125 | $0.5 \times \text{GVDD} + 0.125$ | V    | _     |

Table 25 provides the DDR3 differential specifications for the differential signals MDQS/MDQS and MCK/MCK.

Table 25. DDR3 SDRAM Differential Electrical Characteristics

| Parameter                                 | Symbol            | Min                              | Max                | Unit | Notes |
|-------------------------------------------|-------------------|----------------------------------|--------------------|------|-------|
| Input AC Differential Crosspoint Voltage  | V <sub>IXAC</sub> | $0.5 \times \text{GVDD} - 0.150$ | 0.5 × GVDD + 0.150 | V    | _     |
| Output AC Differential Crosspoint Voltage | V <sub>OXAC</sub> | 0.5 × GVDD – 0.115               | 0.5 × GVDD + 0.115 | V    | _     |

# 2.9 eSPI

This section describes the DC and AC electrical specifications for the SPI interface.

# 2.9.1 eSPI DC Electrical Characteristics

Table 26 provides the DC electrical characteristics for eSPI interface at  $CV_{DD} = 3.3 \text{ V}$ .

### Table 26. SPI DC Electrical Characteristics (3.3V)

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol          | Min | Max | Unit | Note |
|---------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                  | V <sub>IH</sub> | 2.0 | _   | V    | 1    |
| Input low voltage                                                   | V <sub>IL</sub> | _   | 0.8 | V    | 1    |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ CV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±10 | μΑ   | 2    |
| Output high voltage (I <sub>OH</sub> = -6.0 mA)                     | V <sub>OH</sub> | 2.4 | _   | V    | _    |
| Output low voltage (I <sub>OL</sub> = 6.0mA)                        | V <sub>OL</sub> | _   | 0.5 | V    | _    |
| Output low voltage (IOL = 3.2mA)                                    | V <sub>OL</sub> | _   | 0.4 | V    | _    |

#### Note:

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 3.
- Note that the symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

Table 27 provides the DC electrical characteristics for the eSPI interface operating at  $CV_{DD} = 2.5 \text{ V}$ .

Table 27. SPI DC Electrical Characteristics (2.5 V)

| Parameter                                                                   | Symbol          | Min | Max | Unit | Note |
|-----------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| High-level input voltage                                                    | V <sub>IH</sub> | 1.7 | _   | V    | 1    |
| Low-level input voltage                                                     | $V_{IL}$        | _   | 0.7 | V    | 1    |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD)</sub> | I <sub>IN</sub> | _   | ±40 | μΑ   | 2    |
| High-level output voltage (CV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA) | V <sub>OH</sub> | 2.0 | _   | V    | _    |
| Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA)   | V <sub>OL</sub> | _   | 0.4 | V    | _    |

- 1. The min V<sub>II</sub> and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

Table 28 provides the DC electrical characteristics for the eSPI interface operating at  $CV_{DD} = 1.8 \text{ V}$ .

Table 28. SPI DC Electrical Characteristics (1.8 V)

| Parameter                | Symbol          | Min  | Max | Unit | Note |
|--------------------------|-----------------|------|-----|------|------|
| High-level input voltage | V <sub>IH</sub> | 1.25 | _   | V    | 1    |
| Low-level input voltage  | V <sub>IL</sub> | _    | 0.6 | V    | 1    |

Table 28. SPI DC Electrical Characteristics (1.8 V) (continued)

| Parameter                                                                    | Symbol          | Min  | Max | Unit | Note |
|------------------------------------------------------------------------------|-----------------|------|-----|------|------|
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±40 | μΑ   | 2    |
| High-level output voltage ( $CV_{DD} = min, I_{OH} = -0.5 mA$ )              | V <sub>OH</sub> | 1.35 | _   | V    | _    |
| Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)  | $V_{OL}$        | _    | 0.4 | V    | _    |

#### Note:

- 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 3.
- The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

# 2.9.2 eSPI AC Timing Specifications

Table 29 provides the SPI input and output AC timing specifications.

# Table 29. SPI AC Timing Specifications<sup>1</sup>

For recommended operating conditions, see Table 3.

| Parameter                                                | Symbol               | Min | Max | Unit | Note |
|----------------------------------------------------------|----------------------|-----|-----|------|------|
| SPI outputs—Master data (internal clock) hold time       | t <sub>NIKHOX</sub>  | 0.5 | _   | ns   | 2    |
| SPI outputs—Master data (internal clock) delay           | t <sub>NIKHOV</sub>  | _   | 6.0 | ns   | 2    |
| SPI_CS outputs—Master data (internal clock) hold time    | t <sub>NIKHOX2</sub> | 0   | _   | ns   | 2    |
| SPI_CS outputs—Master data (internal clock) delay        | t <sub>NIKHOV2</sub> | _   | 6.0 | ns   | 2    |
| SPI inputs—Master data (internal clock) input setup time | t <sub>NIIVKH</sub>  | 5   | _   | ns   | _    |
| SPI inputs—Master data (internal clock) input hold time  | t <sub>NIIXKH</sub>  | 0   | _   | ns   | _    |

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
- 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

Figure 13 provides the AC test load for the SPI.



Figure 13. SPI AC Test Load

Figure 14 represents the AC timing from Table 29 in master mode (internal clock). Note that although the specifications are generally refer to the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Also, note that the clock edge is selectable on SPI.



Figure 14. SPI AC Timing in Master Mode (Internal Clock) Diagram

# **2.10 DUART**

This section describes the DC and AC electrical specifications for the DUART interface.

# 2.10.1 DUART DC Electrical Characteristics

Table 30 provides the DC electrical characteristics for the DUART interface.

#### **Table 30. DUART DC Electrical Characteristics**

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = mn, I <sub>OH</sub> = -2 mA)           | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Figure 3.
- 2. Note that the symbol OVIN represents the input voltage of the supply. It is referenced in Figure 3.

# 2.10.2 DUART AC Electrical Specifications

Table 31 provides the AC timing parameters for the DUART interface.

**Table 31. DUART AC Timing Specifications** 

| Parameter         | Value               | Unit | Notes |
|-------------------|---------------------|------|-------|
| Minimum baud rate | CCB clock/1,048,576 | baud | 1     |
| Maximum baud rate | CCB clock/16        | baud | 2     |
| Oversample rate   | 16                  | _    | 3     |

#### Notes:

- 1. CCB clock refers to the platform clock.
- 2. Actual attainable baud rate will be limited by the latency of interrupt processing.
- 3. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 2.11 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII Electrical Characteristics

This section provides the AC and DC electrical characteristics for enhanced three-speed Ethernet 10/100/1000 controller and MII management.

# 2.11.1 MII Interface Electrical Specifications

This section provides AC and DC electrical characteristics of MII interface for eTSEC.

# 2.11.1.1 MII and RMII DC Electrical Characteristics

All MII drivers and receivers comply with the DC parametric attributes specified in Table 32.

### Table 32. MII amd RMII DC Electrical Characteristics

At recommended operating conditions with  $LV_{DD} = 3.3 \text{ V}$ 

| Parameter                                                               | Symbol          | Min  | Max | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 2.0  | _   | V    | 1     |
| Input low voltage                                                       | V <sub>IL</sub> | _    | 0.8 | V    | _     |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> )                | I <sub>IH</sub> | _    | 40  | μА   | 2     |
| Input low current (V <sub>IN</sub> = GND)                               | I <sub>IL</sub> | -600 | _   | μΑ   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -4.0 mA) | V <sub>OH</sub> | 2.4  | _   | V    | _     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 4.0 mA)   | V <sub>OL</sub> | _    | 0.4 | V    | _     |

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbols referenced in Table 2 and Table 3.

# 2.11.1.2 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

# 2.11.1.2.1 MII Transmit AC Timing Specifications

Table 33 provides the MII transmit AC timing specifications.

## **Table 33. MII Transmit AC Timing Specifications**

For recommended operating conditions, see Table 3.

| Parameter                                       | Symbol                              | Min    | Тур | Max    | Unit |
|-------------------------------------------------|-------------------------------------|--------|-----|--------|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub>                    | 399.96 | 400 | 400.04 | ns   |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                    | 39.996 | 40  | 40.004 | ns   |
| TX_CLK duty cycle                               | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35     | _   | 65     | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                 | 1      | 5   | 15     | ns   |
| TX_CLK data clock rise (20%–80%)                | t <sub>MTXR</sub>                   | 1.0    | _   | 4.0    | ns   |
| TX_CLK data clock fall (80%–20%)                | t <sub>MTXF</sub>                   | 1.0    | _   | 4.0    | ns   |

Figure 15 shows the MII transmit AC timing diagram.



Figure 15. MII Transmit AC Timing Diagram

# 2.11.1.2.2 MII Receive AC Timing Specifications

Table 34 provides the MII receive AC timing specifications.

**Table 34. MII Receive AC Timing Specifications** 

| Parameter                                   | Symbol                              | Min    | Тур | Max    | Unit |
|---------------------------------------------|-------------------------------------|--------|-----|--------|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | 399.96 | 400 | 400.04 | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | 39.996 | 40  | 40.004 | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35     | _   | 65     | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0   | _   | _      | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0   | _   | _      | ns   |
| RX_CLK clock rise (20%–80%)                 | t <sub>MRXR</sub>                   | 1.0    | _   | 4.0    | ns   |
| RX_CLK clock fall time (80%–20%)            | t <sub>MRXF</sub>                   | 1.0    | _   | 4.0    | ns   |

Note: The frequency of RX\_CLK should not exceed the frequency of TX\_CLK by more than 300 ppm.

Figure 16 provides the AC test load for eTSEC.



Figure 16. eTSEC AC Test Load

Figure 17 shows the MII receive AC timing diagram.



Figure 17. MII Receive AC Timing Diagram

# 2.11.2 RMII AC Timing Specifications

In RMII mode, the reference clock should be fed to TSEC*n*\_TX\_CLK. This section describes the RMII transmit and receive AC timing specifications.

Table 35 lists the RMII transmit AC timing specifications.

**Table 35. RMII Transmit AC Timing Specifications** 

For recommended operating conditions, see Table 3.

| Parameter                                       | Symbol             | Min | Тур  | Max  | Unit |
|-------------------------------------------------|--------------------|-----|------|------|------|
| TSECn_TX_CLK clock period                       | t <sub>RMT</sub>   | _   | 20.0 | _    | ns   |
| TSECn_TX_CLK duty cycle                         | t <sub>RMTH</sub>  | 35  | _    | 65   | %    |
| TSECn_TX_CLK peak-to-peak jitter                | t <sub>RMTJ</sub>  | _   | _    | 250  | ps   |
| Rise time TSECn_TX_CLK (20%–80%)                | t <sub>RMTR</sub>  | 1.0 | _    | 5.0  | ns   |
| Fall time TSECn_TX_CLK (80%–20%)                | t <sub>RMTF</sub>  | 1.0 | _    | 5.0  | ns   |
| TSECn_TX_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 2.0 | _    | 10.0 | ns   |

Figure 18 shows the RMII transmit AC timing diagram.



Figure 18. RMII Transmit AC Timing Diagram

Table 36 lists the RMII receive AC timing specifications.

## **Table 36. RMII Receive AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                                      | Symbol             | Min | Тур  | Max | Unit |
|----------------------------------------------------------------|--------------------|-----|------|-----|------|
| TSECn_TX_CLK clock period                                      | t <sub>RMR</sub>   | _   | 20.0 | _   | ns   |
| TSECn_TX_CLK duty cycle                                        | t <sub>RMRH</sub>  | 35  | _    | 65  | %    |
| TSECn_TX_CLK peak-to-peak jitter                               | t <sub>RMRJ</sub>  | _   | _    | 250 | ps   |
| Rise time TSECn_TX_CLK (20%–80%)                               | t <sub>RMRR</sub>  | 1.0 | _    | 5.0 | ns   |
| Fall time TSECn_TX_CLK (80%–20%)                               | t <sub>RMRF</sub>  | 1.0 | _    | 5.0 | ns   |
| RXD[1:0], CRS_DV, RX_ER setup time to TSECn_TX_CLK rising edge | t <sub>RMRDV</sub> | 4.0 | _    | _   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to TSECn_TX_CLK rising edge  | t <sub>RMRDX</sub> | 2.0 | _    | _   | ns   |

Figure 19 provides the AC test load for eTSEC.



Figure 19. eTSEC AC Test Load

Figure 20 shows the RMII receive AC timing diagram.



Figure 20. RMII Receive AC Timing Diagram

# 2.11.3 RGMII Interface Electrical Specifications

This section provides AC and DC electrical characteristics of RGMII interface for eTSEC.

### 2.11.3.1 RGMII DC Electrical Characteristics

Table 37 shows the RGMII DC electrical characteristics when operating from a 2.5 V supply.

### Table 37. RGMII DC Electrical Characteristics (2.5V)

At recommended operating conditions with  $LV_{DD} = 2.5 \text{ V}$ 

| Parameter                                                               | Symbol          | Min       | Max                    | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|-----------|------------------------|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 1.70      | _                      | V    | _     |
| Input low voltage                                                       | V <sub>IL</sub> | _         | 0.70                   | V    | _     |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> )                | I <sub>IH</sub> | _         | 10                     | μА   | _     |
| Input low current (V <sub>IN</sub> = GND)                               | I <sub>IL</sub> | -15       | _                      | μΑ   | 1     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00      | LV <sub>DD</sub> + 0.3 | V    | _     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA)   | V <sub>OL</sub> | GND - 0.3 | 0.40                   | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.
- 2. The symbol  $\rm V_{IN}$ , in this case, represents the  $\rm LV_{IN}$  symbols referenced in Table 3.

# 2.11.3.2 RGMII AC Timing Specifications

Table 38 presents the RGMII AC timing specifications.

# **Table 38. RGMII AC Timing Specifications**

For recommended operating conditions, see Table 3.

| Parameter                                  | Symbol <sup>1</sup>                 | Min  | Тур | Max | Unit | Notes |
|--------------------------------------------|-------------------------------------|------|-----|-----|------|-------|
| Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub>               | -500 | 0   | 500 | ps   | 5     |
| Data to clock input skew (at receiver)     | t <sub>SKRGT_RX</sub>               | 1.0  | _   | 2.6 | ns   | 2     |
| Clock period duration                      | t <sub>RGT</sub>                    | 7.2  | 8.0 | 8.8 | ns   | 3     |
| Duty cycle for 10BASE-T and 100BASE-TX     | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40   | 50  | 60  | %    | 3, 4  |

### **Table 38. RGMII AC Timing Specifications (continued)**

For recommended operating conditions, see Table 3.

| Parameter              | Symbol <sup>1</sup>                 | Min | Тур | Max  | Unit | Notes |
|------------------------|-------------------------------------|-----|-----|------|------|-------|
| Duty cycle for Gigabit | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45  | 50  | 55   | %    | _     |
| Rise time (20%–80%)    | t <sub>RGTR</sub>                   | _   | _   | 0.75 | ns   | _     |
| Fall time (20%–80%)    | t <sub>RGTF</sub>                   | _   | _   | 0.75 | ns   | _     |

- In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing.
   For example, the subscript of t<sub>RGT</sub> represents the RGMII receive (RX) clock. Note also that the notation for rise (R) and fall
   (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).
- 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their chip. If so, additional PCB delay is probably not needed.
- 3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.
- 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.
- 5) The frequency of RX\_CLK should not exceed the frequency of GTX\_CLK125 by more than 300 ppm.

Figure 21 shows the RGMII AC timing and multiplexing diagrams.



Figure 21. RGMII AC Timing and Multiplexing Diagrams

# 2.11.4 SGMII Interface Electrical Characteristics

Each SGMII port features a 4-wire AC-Coupled serial link from the dedicated SerDes interface of P1012 as shown in Figure 23, where  $C_{TX}$  is the external (on board) AC-Coupled capacitor. Each output pin of the SerDes transmitter differential pair features  $50-\Omega$  output impedance. Each input of the SerDes receiver differential pair features  $50-\Omega$  on-die termination to SGND\_SRDS. The reference circuit of the SerDes transmitter and receiver is shown in Figure 49.

### 2.11.4.1 SGMII DC Electrical Characteristics

This section discusses the electrical characteristics for the SGMII interface.

# 2.11.4.1.1 DC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK

The characteristics and DC requirements of the separate SerDes reference clock are described in Section 2.18.2.2, "DC Level Requirement for SerDes Reference Clocks."

# 2.11.4.1.2 SGMII Transmit DC Timing Specifications

Table 39 describe the SGMII SerDes transmitter AC-Coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs  $(SDn_TX[n])$  and  $\overline{SDn_TX[n]}$  as shown in Figure 23.

### **Table 39. SGMII DC Transmitter Electrical Characteristics**

For recommended operating conditions, see Table 3.

| Parameter                                                 | Symbol          | Min                                                                     | Тур | Max                                                                     | Unit | Notes                       |
|-----------------------------------------------------------|-----------------|-------------------------------------------------------------------------|-----|-------------------------------------------------------------------------|------|-----------------------------|
| Output high voltage                                       | V <sub>OH</sub> | _                                                                       | _   | XV <sub>DD_SRDS2-Typ</sub> /2+<br> V <sub>OD</sub>   <sub>-max</sub> /2 | mV   | 1                           |
| Output low voltage                                        | V <sub>OL</sub> | XV <sub>DD_SRDS2-Typ</sub> /2-<br> V <sub>OD</sub>   <sub>-max</sub> /2 | _   | _                                                                       | mV   | 1                           |
|                                                           |                 | 304                                                                     | 475 | 689                                                                     |      | Equalization setting: 1.0x  |
|                                                           |                 | 279                                                                     | 436 | 632                                                                     |      | Equalization setting: 1.09x |
|                                                           |                 | 254                                                                     | 396 | 574                                                                     |      | Equalization setting: 1.2x  |
|                                                           |                 | 229                                                                     | 357 | 518                                                                     |      | Equalization setting: 1.33x |
| Output differential                                       |                 | 202                                                                     | 316 | 459                                                                     |      | Equalization setting: 1.5x  |
| voltage <sup>2, 3, 4</sup> (XV <sub>DD-Typ</sub> at 1.0V) | V <sub>OD</sub> | 178                                                                     | 277 | 402                                                                     | mV   | Equalization setting: 1.71x |
| (XV <sub>DD-Typ</sub> at 1.0V)                            |                 | 152                                                                     | 237 | 344                                                                     |      | Equalization setting: 2.0x  |
| Output impedance (single-ended)                           | R <sub>O</sub>  | 40                                                                      | 50  | 60                                                                      | Ω    | _                           |

- 1. This will not align to DC-coupled SGMII.
- 2.  $|V_{OD}| = |V_{SD2\_TXn} V_{\overline{SD2\_TXn}}|$ .  $|V_{OD}|$  is also referred as output differential peak voltage.  $V_{TX-DIFFp-p} = 2*|V_{OD}|$ .
- 3. The |V<sub>OD</sub>| value shown in the table assumes the following transmit equalization setting in the XMITEQAB (for SerDes lanes A & B) or XMITEQEF (for SerDes lanes E & E) bit field of the SerDes 2 control register:
  - The MSbit (bit 0) of the above bit field is set to zero (selecting the full V<sub>DD-DIFF-p-p</sub> amplitude power up default);
  - The LSbits (bit [1:3]) of the above bit field is set based on the equalization setting shown in table.
- 4. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of  $XV_{DD\_SRDS2-Typ}$ =1.0 V, <u>no common mode offset variation</u>, SerDes transmitter is terminated with 100- $\Omega$  differential load between SD\_TX[n] and SD\_TX[n].



Figure 22. 4-Wire AC-Coupled SGMII Serial Link Connection Example



Figure 23. SGMII Transmitter DC Measurement Circuit

# 2.11.4.1.3 SGMII DC Receiver Timing Specification

Table 40 lists the SGMII DC receiver electrical characteristics. Source synchronous clocking is not supported. Clock is recovered from the data.

### Table 40. SGMII DC Receiver Electrical Characteristics<sup>5</sup>

For recommended operating conditions, see Table 3.

| Parameter                     |          | Symbol                  | Min | Тур | Max  | Unit | Notes |
|-------------------------------|----------|-------------------------|-----|-----|------|------|-------|
| DC Input voltage range        |          | _                       |     | N/A |      | _    | 1     |
| Input differential voltage    | LSTS = 0 | V <sub>RX_DIFFp-p</sub> | 100 | _   | 1200 | mV   | 2, 4  |
|                               | LSTS = 1 |                         | 175 | _   |      |      |       |
| Loss of signal threshold      | LSTS = 0 | VLOS                    | 30  | _   | 100  | mV   | 3, 4  |
|                               | LSTS = 1 |                         | 65  | _   | 175  |      |       |
| Receiver differential input i | mpedance | Z <sub>RX_DIFF</sub>    | 80  | _   | 120  | Ω    | _     |

#### Note:

- 1. Input must be externally AC-coupled.
- 2. V<sub>RX DIFFp-p</sub> is also referred to as peak-to-peak input differential voltage.
- 3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to the PCI Express Differential Receiver (RX) Input Specifications section for further explanation.
- 4. The LSTS shown in the table refers to the LSTSAB or LSTSEF bit field of the SerDes control register.

# 2.11.4.2 SGMII AC Timing Specifications

This section describes the AC timing specifications for the SGMII interface.

# 2.11.4.2.1 AC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK

Note that the SGMII clock requirements for SD\_REF\_CLK and SD\_REF\_CLK are intended to be used within the clocking guidelines specified by Section 2.18.2.3, "AC Requirements for SerDes Reference Clocks."

# 2.11.4.2.2 SGMII Transmit AC Timing Specifications

Table 41 provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter.

### **Table 41. SGMII Transmit AC Timing Specifications**

At recommended operating conditions with  $XV_{DD}$  SRDS = 1.0 V ± 50 mV

| Parameter             | Symbol          | Min    | Тур | Max    | Unit   | Notes |
|-----------------------|-----------------|--------|-----|--------|--------|-------|
| Deterministic Jitter  | JD              | _      | _   | 0.17   | UI p-p | _     |
| Total Jitter          | JT              | _      | _   | 0.35   | UI p-p | _     |
| Unit Interval         | UI              | 799.92 | 800 | 800.08 | ps     | _     |
| AC coupling capacitor | C <sub>TX</sub> | 5      | 100 | 200    | nF     | 3     |

#### Notes:

- 1. Each UI is 800 ps ± 100 ppm.
- 2. See Figure 25 for single frequency sinusoidal jitter limits.
- 3. The external AC coupling capacitor is required. It is recommended that it be placed near the device transmitter outputs.

#### P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

## 2.11.4.2.3 SGMII AC Measurement details

Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TX[n] and  $\overline{SD_TX}[n]$ ) or at the receiver inputs (SD\_RX[n] and  $\overline{SD_RX}[n]$ ) as depicted in Figure 24, respectively.



Figure 24. SGMII AC Test/Measurement Load

# 2.11.4.2.4 SGMII Receiver AC Timing Specifications

Table 42 provides the SGMII receive AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data.

**Table 42. SGMII Receive AC Timing Specifications** 

At recommended operating conditions with  $XV_{DD\ SRDS2} = 1.0V \pm 50mV$ 

| Parameter                                          | Symbol | Min    | Тур | Max               | Unit   | Notes |
|----------------------------------------------------|--------|--------|-----|-------------------|--------|-------|
| Deterministic Jitter Tolerance                     | JD     | 0.37   | _   | _                 | UI p-p | 1, 2  |
| Combined Deterministic and Random Jitter Tolerance | JDR    | 0.55   | _   | _                 | UI p-p | 1, 2  |
| Total Jitter Tolerance                             | JT     | 0.65   | _   | _                 | UI p-p | 1, 2  |
| Bit Error Ratio                                    | BER    | _      | _   | 10 <sup>-12</sup> |        | _     |
| Unit Interval                                      | UI     | 799.92 | 800 | 800.08            | ps     | 3     |

- 1. Measured at receiver
- 2. Refer to RapidIO<sup>TM</sup> 1×/4× LP Serial Physical Layer Specification for interpretation of jitter specifications.
- 3. Each UI is 800 ps ± 100 ppm.

The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of Figure 25.



Figure 25. Single Frequency Sinusoidal Jitter Limits

# 2.11.5 MII Management

# 2.11.5.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V and 2.5 V. The DC electrical characteristics for MDIO and MDC are provided in Table 43 and Table 44.

**Table 43. MII Management DC Electrical Characteristics** 

At recommended operating conditions with  $LV_{DD} = 3.3 \text{ V}$ 

| Parameter                                                               | Symbol          | Min  | Max                    | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|------|------------------------|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 2.0  | _                      | V    | _     |
| Input low voltage                                                       | V <sub>IL</sub> | _    | 0.90                   | V    | _     |
| Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V)    | I <sub>IH</sub> | _    | 40                     | μА   | 1     |
| Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V)     | I <sub>IL</sub> | -600 | _                      | μА   | 1     |
| Output high voltage (LV <sub>DD</sub> = Min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.4  | LV <sub>DD</sub> + 0.3 | V    | _     |

### Table 43. MII Management DC Electrical Characteristics (continued)

At recommended operating conditions with  $LV_{DD}$  = 3.3 V

| Parameter                                                      | Symbol          | Min | Max | Unit | Notes |
|----------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Output low voltage (LV <sub>DD</sub> = Min, $I_{OL}$ = 1.0 mA) | V <sub>OL</sub> | GND | 0.4 | V    | _     |

#### Note:

1. Note that the symbol  $V_{\text{IN}}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2 and Table 3.

### **Table 44. MII Management DC Electrical Characteristics**

At recommended operating conditions with  $LV_{DD} = 2.5 V$ 

| Parameter                                                                | Symbol          | Min       | Max                    | Unit | Notes |
|--------------------------------------------------------------------------|-----------------|-----------|------------------------|------|-------|
| Input high voltage                                                       | V <sub>IH</sub> | 1.70      | LV <sub>DD</sub> + 0.3 | V    | _     |
| Input low voltage                                                        | V <sub>IL</sub> | -0.3      | 0.70                   | V    | _     |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ,)                | I <sub>IH</sub> | _         | 10                     | μΑ   | 1, 2  |
| Input low current (V <sub>IN</sub> = GND)                                | I <sub>IL</sub> | -15       | _                      | μΑ   | _     |
| Output high voltage<br>(LV <sub>DD</sub> = Min, IOH = -1.0 mA)           | V <sub>OH</sub> | 2.00      | LV <sub>DD</sub> + 0.3 | V    | _     |
| Output low voltage<br>(LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40                   | V    | _     |

#### Notes:

- 1. EC1\_MDC and EC1\_MDIO operate on  $LV_{DD}$ .
- 2. Note that the symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  and  $TV_{IN}$  symbols referenced in Table 3.

# 2.11.5.1.1 MII Management AC Electrical Specifications

Table 45 provides the MII management AC timing specifications.

**Table 45. MII Management AC Timing Specifications** 

| Parameter                  | Symbol              | Min                            | Тур | Max                     | Unit | Notes |
|----------------------------|---------------------|--------------------------------|-----|-------------------------|------|-------|
| MDC frequency              | f <sub>MDC</sub>    | _                              | 2.5 | _                       | MHz  | 2     |
| MDC period                 | t <sub>MDC</sub>    | _                              | 400 | _                       | ns   | _     |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32                             | _   | _                       | ns   | _     |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | (16*t <sub>plb_clk</sub> ) - 3 | _   | $(16*t_{plb\_clk}) + 3$ | ns   | 3, 4  |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5                              | _   | _                       | ns   | _     |

Table 45. MII Management AC Timing Specifications (continued)

| Parameter             | Symbol              | Min | Тур | Max | Unit | Notes |
|-----------------------|---------------------|-----|-----|-----|------|-------|
| MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0   | 1   | _   | ns   | _     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC).
- 3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods ±3 ns. For example, with a platform clock of 333 MHz, the min/max delay is 48 ns ± 3 ns. Similarly, if the platform clock is 400 MHz, the min/max delay is 40 ns ± 3 ns.
- 4. t<sub>plb\_clk</sub> is the platform (CCB) clock.

Figure 26 shows the MII management interface timing diagram.



Figure 26. MII Management Interface Timing Diagram

# 2.11.6 eTSEC IEEE 1588 AC Specifications

Table 46 provides the IEEE 1588 AC timing specifications.

### Table 46. eTSEC IEEE 1588 AC Timing Specifications

For recommended operating conditions, see Table 3.

| Parameter                          | Symbol                                           | Min | Тур | Max                     | Unit | Note |
|------------------------------------|--------------------------------------------------|-----|-----|-------------------------|------|------|
| TSEC_1588_CLK clock period         | t <sub>T1588CLK</sub>                            | 3.8 | _   | T <sub>RX_CLK</sub> × 7 | ns   | 1, 3 |
| TSEC_1588_CLK duty cycle           | t <sub>T1588CLKH</sub><br>/t <sub>T1588CLK</sub> | 40  | 50  | 60                      | %    | _    |
| TSEC_1588_CLK peak-to-peak jitter  | t <sub>T1588CLKINJ</sub>                         | _   | _   | 250                     | ps   | _    |
| Rise time eTSEC_1588_CLK (20%-80%) | t <sub>T1588</sub> CLKINR                        | 1.0 | _   | 2.0                     | ns   | _    |

### Table 46. eTSEC IEEE 1588 AC Timing Specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                          | Symbol                                                  | Min                           | Тур | Max | Unit | Note |
|------------------------------------|---------------------------------------------------------|-------------------------------|-----|-----|------|------|
| Fall time eTSEC_1588_CLK (80%–20%) | t <sub>T1588</sub> CLKINF                               | 1.0                           |     | 2.0 | ns   | _    |
| TSEC_1588_CLK_OUT clock period     | t <sub>T1588CLKOUT</sub>                                | 2 × t <sub>T1588CLK</sub>     |     |     | ns   | _    |
| TSEC_1588_CLK_OUT duty cycle       | t <sub>T1588</sub> CLKOTH<br>/t <sub>T1588</sub> CLKOUT | 30                            | 50  | 70  | %    | _    |
| TSEC_1588_PULSE_OUT                | t <sub>T1588OV</sub>                                    | 0.5                           | _   | 3.0 | ns   | _    |
| TSEC_1588_TRIG_IN pulse width      | t <sub>T1588</sub> TRIGH                                | 2 x t <sub>T1588CLK_MAX</sub> | _   | _   | ns   | 2    |

#### Note:

- 1.T<sub>RX\_CLK</sub> is the max clock period of eTSEC receiving clock selected by TMR\_CTRL[CKSEL]. See the *QorIQ P1021 Integrated Processor Reference Manual* for a description of TMR\_CTRL registers.
- 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the *QorlQ P1021 Integrated Processor Reference Manual* for a description of TMR\_CTRL registers.
- 3. The maximum value of t<sub>T1588CLK</sub> is not only defined by the value of T<sub>RX\_CLK</sub>, but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of t<sub>T1588CLK</sub> will be 2800, 280, and 56 ns respectively.

Figure 27 shows the data and command output AC timing diagram..



**Note:** The output delay is counted starting at the rising edge if t<sub>T1588CLKOUT</sub> is noninverting. Otherwise, it is counted starting at the falling edge.

Figure 27. eTSEC IEEE 1588 Output AC Timing

Figure 28 shows the data and command input AC timing diagram.



Figure 28. eTSEC IEEE 1588 Input AC Timing

# 2.12 USB

This section provides the AC and DC electrical specifications for the USB interface of the P1012.

# 2.12.1 USB DC Electrical Characteristics

Table 47, Table 48, and Table 49 provides the DC electrical characteristics for the USB interface.

## Table 47. USB DC Electrical Characteristics (CV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Мах | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (CV <sub>IN</sub> = 0V or CV <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μА   | 2     |
| Output High voltage ( $CV_{DD} = min$ , $I_{OH} = -2 mA$ )                    | V <sub>OH</sub> | 2.8 | _   | V    | _     |
| Output Low voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)           | V <sub>OL</sub> | _   | 0.3 | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $CV_{IN}$  values found in Table 3.
- 2. Note that the symbol  $\text{CV}_{\text{IN}}$  represents the input voltage of the supply. It is referenced in Table 3.

| Parameter                                                                    | Symbol          | Min | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| High-level input voltage <sup>1</sup>                                        | V <sub>IH</sub> | 1.7 | _   | V    | 1     |
| Low-level input voltage                                                      | V <sub>IL</sub> | _   | 0.7 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| High-level output voltage (CV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA)  | V <sub>OH</sub> | 2.0 | _   | V    | 3     |
| Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 1mA)     | V <sub>OL</sub> | _   | 0.4 | V    | _     |

- 1. The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max  $CV_{\text{IN}}$  values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $CV_{IN}$  symbol referenced in Section 2.1.2, "Recommended Operating Conditions."
- 3. Not applicable for open drain signals.

Table 49. USB DC Electrical Characteristics ( $CV_{DD} = 1.8V$ )

| Parameter                                                                     | Symbol          | Min  | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| High-level input voltage <sup>1</sup>                                         | V <sub>IH</sub> | 1.25 |     | V    | 1     |
| Low-level input voltage                                                       | V <sub>IL</sub> | _    | 0.6 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> )  | I <sub>IN</sub> | _    | ±40 | μΑ   | 2     |
| High-level output voltage (CV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | _   | V    | 3     |
| Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)   | V <sub>OL</sub> | _    | 0.4 | V    | _     |

#### Notes:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 3.
- The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions."
- 3. Not applicable for open drain signals.

# 2.12.2 USB AC Electrical Specifications

Table 50 describes the general timing parameters of the USB interface.

### Table 50. USB General Timing Parameters

For recommended operating conditions, see Table 3

| Parameter                              | Symbol              | Min | Max | Unit | Notes      |
|----------------------------------------|---------------------|-----|-----|------|------------|
| USB clock cycle time                   | t <sub>USCK</sub>   | 15  | _   | ns   | 2, 3, 4, 5 |
| Input setup to USB clock—all inputs    | t <sub>USIVKH</sub> | 4   | _   | ns   | 2, 3, 4, 5 |
| input hold to USB clock—all inputs     | t <sub>USIXKH</sub> | 1   | _   | ns   | 2, 3, 4, 5 |
| USB clock to output valid— all outputs | t <sub>USKHOV</sub> | _   | 7   | ns   | 2, 3, 4, 5 |
| Output hold from USB clock—all outputs | t <sub>USKHOX</sub> | 2   | _   | ns   | 2, 3, 4, 5 |

- 1. The symbols for timing specifications follow the pattern of t<sub>(First two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H) with respect to the output (O) going invalid (X) or output hold time.
- 2. All timings are in reference to USB clock.
- 3. All signals are measured from  $CV_{DD}/2$  of the rising edge of the USB clock to  $0.4 \times CV_{DD}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.
- 6. When switching the data pins from outputs to inputs using the USBn\_DIR pin, the output timings will be violated on that cycle because the output buffers are tristated asynchronously. This should not be a problem, because the PHY should not be functionally looking at these signals on that cycle as per ULPI specifications.

Figure 29 and Figure 30 provide the AC test load and signals for the USB, respectively.



Figure 29. USB AC Test Load



Table 51 provides the USB clock input (USB\_CLK\_IN) AC timing specifications.

Table 51. USB\_CLK\_IN AC Timing Specifications

| Parameter                              | Conditions                                                                            | Symbol                  | Min   | Тур | Max   | Unit |
|----------------------------------------|---------------------------------------------------------------------------------------|-------------------------|-------|-----|-------|------|
| Frequency range                        | Steady state                                                                          | f <sub>USB_CLK_IN</sub> | 59.97 | 60  | 60.03 | MHz  |
| Clock frequency tolerance              | _                                                                                     | t <sub>CLK_TOL</sub>    | -0.05 | 0   | 0.05  | %    |
| Reference clock duty cycle             | Measured at 1.6 V                                                                     | t <sub>CLK_DUTY</sub>   | 40    | 50  | 60    | %    |
| Total input jitter/time interval error | Peak-to-peak value measured with a second order high-pass filter of 500 kHz bandwidth | t <sub>CLK_PJ</sub>     | _     | _   | 200   | ps   |

# 2.13 Enhanced Local Bus

This section describes the DC and AC electrical specifications for the enhanced local bus interface.

### 2.13.1 Enhanced Local Bus DC Electrical Characteristics

Table 52 provides the DC electrical characteristics for the enhanced local bus interface operating at  $BV_{DD} = 3.3 \text{ V DC}$ .

### Table 52. Enhanced Local Bus DC Electrical Characteristics (3.3 V DC)

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min | Max | Unit |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Input high voltage                                                           | V <sub>IH</sub> | 2   | _   | V    |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.8 | V    |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)        | V <sub>OH</sub> | 2.4 | _   | V    |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)          | V <sub>OL</sub> | _   | 0.4 | V    |

#### Note:

- 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

# 2.13.2 Enhanced Local Bus AC Electrical Specifications

### 2.13.2.1 Test Condition

Figure 31 provides the AC test load for the enhanced local bus.



Figure 31. Enhanced Local Bus AC Test Load

# 2.13.2.2 Local Bus AC Timing Specifications for PLL Bypass Mode

All output signal timings are relative to the falling edge of any LCLKs for PLL bypass mode. The external circuit must use the rising edge of the LCLKs to latch the data.

All input timings except LGTA/LUPWAIT/LFRB are relative to the rising edge of LCLKs. LGTA/LUPWAIT/LFRB are relative to the falling edge of LCLKs.

Table 53 describes the timing specifications of the local bus interface for PLL bypass mode.

Table 53. Enhanced Local Bus Timing Specifications (BV<sub>DD</sub> = 3.3 V)—PLL Bypass Mode

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol <sup>1</sup>                 | Min                                        | Max | Unit                           | Notes |
|---------------------------------------------------------------------|-------------------------------------|--------------------------------------------|-----|--------------------------------|-------|
| Local bus cycle time                                                | t <sub>LBK</sub>                    | 12                                         |     | ns                             | _     |
| Local bus duty cycle                                                | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45                                         | 55  | %                              | _     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                | t <sub>LBKSKEW</sub>                | _                                          | 150 | ps                             | 2     |
| Input setup<br>(except LGTA/LUPWAIT/LFRB)                           | t <sub>LBIVKH</sub>                 | 6                                          | _   | ns                             | _     |
| Input hold (except LGTA/LUPWAIT/LFRB)                               | t <sub>LBIXKH</sub>                 | 1                                          | _   | ns                             | _     |
| Input setup<br>(for LGTA/LUPWAIT/LFRB)                              | t <sub>LBIVKL</sub>                 | 6                                          | _   | ns                             | _     |
| Input hold<br>(for LGTA/LUPWAIT/LFRB)                               | t <sub>LBIXKL</sub>                 | 1                                          | _   | ns                             | _     |
| Output delay<br>(Except LALE)                                       | t <sub>LBKLOV</sub>                 | _                                          | 1.5 | ns                             | _     |
| Output hold<br>(Except LALE)                                        | t <sub>LBKLOX</sub>                 | -3.5                                       | _   | ns                             | 5     |
| Local bus clock to output high impedance for LAD/LDP                | t <sub>LBKLOZ</sub>                 | _                                          | 2   | ns                             | 3     |
| LALE output negation to LAD/LDP output transition (LATCH hold time) | t <sub>LBONOT</sub>                 | 1/2<br>(LBCR[AHD]=1)<br>1<br>(LBCR[AHD]=0) | _   | eLBC controller<br>clock cycle | 4     |

### Note:

- 1. All signals are measured from BV<sub>DD</sub>/2 of rising/falling edge of LCLK to BV<sub>DD</sub>/2 of the signal in question.
- 2. Skew measured between different LCLK signals at BV<sub>DD</sub>/2.
- 3. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. t<sub>LBONOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBONOT</sub> is determined by LBCR[AHD]. The unit is the eLBC controller clock cycle, which is the internal clock that runs the local bus controller, not the external LCLK. LCLK cycle = eLBC controller clock cycle × LCRR[CLKDIV]. After power on reset, LBCR[AHD] defaults to 0 and eLBC runs at maximum hold time.
- 5. Output hold is negative. This means that output transition happens earlier than the falling edge of LCLK.

Figure 32 shows the AC timing diagram for PLL bypass mode.



Figure 32. Enhanced Local Bus Signals (PLL Bypass Mode)

Figure 32 applies to all three controllers that eLBC supports: GPCM, UPM, and FCM.

For input signals, the AC timing data is used directly for all three controllers.

For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by  $t_{acs}$  (0, ½, ½, 1, 1 + ½, 1 + ½, 2, 3 cycles), so the final delay is  $t_{acs}$  +  $t_{LBKLOV}$ .

Figure 33 shows how the AC timing diagram applies to GPCM in PLL bypass mode. The same principle applies to UPM and FCM.



 $<sup>^{1}</sup>$   $t_{addr}$  is programmable and determined by LCRR[EADC] and ORx[EAD].

Figure 33. GPCM Output Timing Diagram (PLL Bypass Mode)

# 2.14 Enhanced Secure Digital Host Controller (eSDHC)

This section describes the DC and AC electrical specifications for the eSDHC interface.

# 2.14.1 eSDHC DC Electrical Characteristics

Table 54 provides the DC electrical characteristics for the eSDHC interface.

# Table 54. eSDHC Interface DC Electrical Characteristics

At recommended operating conditions with  $CV_{DD} = 3.3 \text{ V}$ 

| Parameter           | Symbol          | Condition                                         | Min                                  | Max                                  | Unit | Notes |
|---------------------|-----------------|---------------------------------------------------|--------------------------------------|--------------------------------------|------|-------|
| Input high voltage  | V <sub>IH</sub> | _                                                 | $0.625 \times \text{CV}_{\text{DD}}$ | _                                    | V    | 1     |
| Input low voltage   | V <sub>IL</sub> | _                                                 | _                                    | $0.25 \times \text{CV}_{\text{DD}}$  | V    | 1     |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 uA at CV <sub>DD</sub> min | $0.75 \times \text{CV}_{\text{DD}}$  | _                                    | V    | _     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 100uA at CV <sub>DD</sub> min   | _                                    | $0.125 \times \text{CV}_{\text{DD}}$ | V    | _     |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 uA                         | CV <sub>DD</sub> – 2                 | _                                    | V    | 2     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA                            | _                                    | 0.3                                  | V    | 2     |

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

 $<sup>^{2}</sup>$   $t_{arcs}$ ,  $t_{awcs}$ ,  $t_{aoe}$ ,  $t_{rc}$ ,  $t_{oen}$ ,  $t_{awe}$ ,  $t_{wc}$ ,  $t_{wen}$  are determined by ORx. See the P1021 reference manual.

### Table 54. eSDHC Interface DC Electrical Characteristics (continued)

At recommended operating conditions with  $CV_{DD} = 3.3 \text{ V}$ 

| Parameter                    | Symbol                           | Condition | Min | Max | Unit | Notes |
|------------------------------|----------------------------------|-----------|-----|-----|------|-------|
| Input/output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | -         | -10 | 10  | uA   | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $CV_{IN}$  values found in Figure 3.
- 2. Open drain mode for MMC cards only.

# 2.14.2 eSDHC AC Timing Specifications

Table 55 provides the eSDHC AC timing specifications as defined in Figure 35.

### Table 55. eSDHC AC Timing Specifications

At recommended operating conditions with CV<sub>DD</sub> = 3.3 V

| Parameter                                                                                 | Symbol                                      | Min  | Max            | Unit | Notes |
|-------------------------------------------------------------------------------------------|---------------------------------------------|------|----------------|------|-------|
| SD_CLK clock frequency: SD/SDIO Full-speed/High-speed mode MMC Full-speed/High-speed mode | f <sub>SFSCK</sub>                          | 0    | 25/50<br>20/52 | MHz  | 2, 4  |
| SD_CLK clock low time—Full-speed/High-speed mode                                          | t <sub>SFSCKL</sub>                         | 10/7 | _              | ns   | 4     |
| SD_CLK clock high time—Full-speed/High-speed mode                                         | t <sub>SFSCKH</sub>                         | 10/7 | _              | ns   | 4     |
| SD_CLK clock rise and fall times                                                          | t <sub>SFSCKR/</sub><br>t <sub>SFSCKF</sub> | _    | 3              | ns   | 4     |
| Input setup times: SD_CMD, SD_DATx, SD_CD to SD_CLK                                       | t <sub>SFSIVKH</sub>                        | 5.0  | _              | ns   | 4     |
| Input hold times: SD_CMD, SD_DATx, SD_CD to SD_CLK                                        | t <sub>SFSIXKH</sub>                        | 2.5  | _              | ns   | 3, 4  |
| Output delay time: SD_CLK to SD_CMD, SD_DATx valid                                        | t <sub>SHSKHOV</sub>                        | -3   | 3              | ns   | 4     |

#### Note:

- 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first three letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. In full speed mode, clock frequency value can be 0–25 MHz for a SD/SDIO card and 0–20 MHz for a MMC card. In high speed mode, clock frequency value can be 0–50 MHz for a SD/SDIO card and 0–52 MHz for a MMC card.
- 3. To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns.
- 4.  $C_{CARD} \le$ 10 pF, (1 card), and  $C_{L} = C_{BUS} + C_{HOST} + C_{CARD} \le$  40 pF

Figure 34 provides the eSDHC clock input timing diagram.



Figure 34. eSDHC Clock Input Timing Diagram

Figure 35 provides the data and command input/output timing diagram.



Figure 35. eSDHC Data and Command Input/Output Timing Diagram Referenced to Clock

# 2.15 Programmable Interrupt Controller (PIC) Specifications

This section describes the DC and AC electrical specifications for PIC.

# 2.15.1 PIC DC Electrical Characteristics

Table 56 provides the DC electrical characteristics for the PIC interface.

**Table 56. PIC DC Electrical Characteristics** 

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.4 | _   | V    | _     |

### Table 56. PIC DC Electrical Characteristics (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                    | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Output low voltage (OV <sub>DD</sub> = min, $I_{OL}$ = 2 mA) | V <sub>OL</sub> | -   | 0.4 | V    | _     |

### Note:

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 2.15.2 PIC AC Timing Specifications

Table 57 provides the PIC input and output AC timing specifications.

### **Table 57. PIC Input AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                      | Symbol             | Min | Max | Unit   | Notes |
|--------------------------------|--------------------|-----|-----|--------|-------|
| PIC inputs—minimum pulse width | t <sub>PIWID</sub> | 3   | _   | SYSCLK | 1     |

#### Note:

 PIC inputs and outputs are asynchronous to any visible clock. PIC outputs should be synchronized before use by any external synchronous logic. PIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge-triggered mode.

# 2.16 JTAG

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the P1012.

# 2.16.1 JTAG DC Electrical Characteristics

Table 58 provides the JTAG DC electrical characteristics.

### **Table 58. JTAG DC Electrical Characteristics**

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)           | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 2.16.2 JTAG AC Timing Specifications

Table 59 provides the JTAG AC timing specifications as defined in Figure 36 through Figure 39.

### Table 59. JTAG AC Timing Specifications

For recommended operating conditions see Table 3.

| Parameter                                         | Symbol                                  | Min | Max  | Unit | Notes |
|---------------------------------------------------|-----------------------------------------|-----|------|------|-------|
| JTAG external clock frequency of operation        | f <sub>JTG</sub>                        | 0   | 33.3 | MHz  | _     |
| JTAG external clock cycle time                    | t <sub>JTG</sub>                        | 30  | _    | ns   | _     |
| JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub>                     | 15  | _    | ns   | _     |
| JTAG external clock rise and fall times           | t <sub>JTGR</sub> and t <sub>JTGF</sub> | 0   | 2    | ns   | _     |
| TRST assert time                                  | t <sub>TRST</sub>                       | 25  | _    | ns   | 2     |
| Input setup times                                 | t <sub>JTDVKH</sub>                     | 4   | _    | ns   | _     |
| Input hold times                                  | t <sub>JTDXKH</sub>                     | 10  | _    | ns   | _     |
| Output valid times                                | t <sub>JTKLDV</sub>                     | 4   | 10   | ns   | 3     |
| Output hold times                                 | t <sub>JTKLDX</sub>                     | 30  | _    | ns   | 3     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub> (reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of aSerDes Transmitter particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 3. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50- $\Omega$  load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

Figure 36 provides the AC test load for TDO and the boundary-scan outputs.



Figure 36. AC Test Load for the JTAG Interface

Figure 37 provides the JTAG clock input timing diagram.



 $VM = Midpoint Voltage (OV_{DD}/2)$ 

Figure 37. JTAG Clock Input Timing Diagram

Figure 38 provides the TRST timing diagram.



Figure 38. TRST Timing Diagram

Figure 39 provides the boundary-scan timing diagram.



Figure 39. Boundary-Scan Timing Diagram

# 2.17 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces.

# 2.17.1 I<sup>2</sup>C DC Electrical Characteristics

Table 60 provides the DC electrical characteristics for the I<sup>2</sup>C interfaces.

### Table 60. I<sup>2</sup>C DC Electrical Characteristics

For recommended operating conditions, see Table 3.

| Parameter                                                                                                     | Symbol              | Min | Max | Unit | Notes |
|---------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------|
| Input high voltage                                                                                            | V <sub>IH</sub>     | 2   | _   | V    | 1     |
| Input low voltage                                                                                             | V <sub>IL</sub>     | _   | 0.8 | V    | 1     |
| Output low voltage                                                                                            | V <sub>OL</sub>     | 0   | 0.4 | V    | 2     |
| Pulse width of spikes which must be suppressed by the input filter                                            | t <sub>I2KHKL</sub> | 0   | 50  | ns   | 3     |
| Input current each I/O pin (input voltage is between 0.1 $\times$ OV $_{DD}$ and 0.9 $\times$ OV $_{DD}(max)$ | l <sub>l</sub>      | -10 | 10  | μА   | 4     |

# Table 60. I<sup>2</sup>C DC Electrical Characteristics (continued)

For recommended operating conditions, see Table 3.

| Parameter                    | Symbol         | Min | Max | Unit | Notes |
|------------------------------|----------------|-----|-----|------|-------|
| Capacitance for each I/O pin | C <sub>I</sub> | _   | 10  | pF   | _     |

#### Notes:

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- 2. Output voltage (open drain or open collector) condition = 3 mA sink current.
- 3. Refer to the QorIQ P1021 Integrated Processor Reference Manual for information on the digital filter used.
- 4. I/O pins will obstruct the SDA and SCL lines if OV<sub>DD</sub> is switched off.

# 2.17.2 I<sup>2</sup>C AC Electrical Specifications

Table 61 provides the AC timing parameters for the I<sup>2</sup>C interfaces.

# Table 61. I<sup>2</sup>C AC Electrical Specifications

For recommended operariong conditions see Table 3. All values refer to VIH (min) and VIL (max) levels (see Table 60).

| Parameter                                                                                    | Symbol              | Min                                | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------|---------------------|------------------------------------|-----|------|-------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                                  | 400 | kHz  | 2     |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3                                | _   | μS   | _     |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6                                | _   | μS   | _     |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6                                | _   | μS   | _     |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6                                | _   | μЅ   | _     |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100                                | _   | ns   | _     |
| Data hold time:  CBUS compatible masters  I <sup>2</sup> C bus devices                       | t <sub>I2DXKL</sub> | 0                                  |     | μS   | 3     |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | _                                  | 0.9 | μS   | 4     |
| Set-up time for STOP condition                                                               | t <sub>I2PVKH</sub> | 0.6                                | _   | μS   | _     |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3                                | _   | μS   | _     |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>     | $0.1 \times \text{OV}_{\text{DD}}$ | _   | V    | _     |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>     | $0.2 \times \text{OV}_{\text{DD}}$ |     | V    | _     |

### Table 61. I<sup>2</sup>C AC Electrical Specifications (continued)

For recommended operariong conditions see Table 3. All values refer to VIH (min) and VIL (max) levels (see Table 60).

| Parameter                         | Symbol | Min | Max | Unit | Notes |
|-----------------------------------|--------|-----|-----|------|-------|
| Capacitive load for each bus line | Cb     | 1   | 400 | pF   |       |

#### Note:

- 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time.
- The requirements for I<sup>2</sup>C frequency calculation must be followed. Refer to Freescale application note AN2919, "Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL."
- 3. As a transmitter, the processor provides a delay time of at least 300 ns for the SDA signal (referred to as the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the processor acts as the I<sup>2</sup>C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the device does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If under some rare condition, the 300 ns SDA output delay time is required for the processor as transmitter, refer to AN2919, "Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL."
- 4. The maximum t<sub>I2OVKI</sub> only must be met if the device does not stretch the LOW period (t<sub>I2CI</sub>) of the SCL signal.

Figure 40 provides the AC test load for the I<sup>2</sup>C.



Figure 40. I<sup>2</sup>C AC Test Load

Figure 41 shows the AC timing diagram for the  $I^2C$  bus.



Figure 41. I<sup>2</sup>C Bus AC Timing Diagram

# 2.18 High-Speed Serial Interfaces (HSSI)

The P1012 features one Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express data transfers and for SGMII application.

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# 2.18.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 42 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows a waveform for either a transmitter output ( $SDn_TX$  and  $\overline{SDn_TX}$ ) or a receiver input ( $SDn_RX$  and  $\overline{SDn_RX}$ ). Each signal swings between A volts and B volts where A > B.

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

#### Single-Ended Swing

The transmitter output signals and the receiver input signals  $SDn_TX$ ,  $\overline{SDn_TX}$ ,  $SDn_RX$  and  $\overline{SDn_RX}$  each have a peak-to-peak swing of A – B volts. This is also referred as each signal wire's Single-Ended Swing.

### • Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing):

The Differential Output Voltage (or Swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SDn\_TX} - V_{\overline{SDn\_TX}}$ . The  $V_{OD}$  value can be either positive or negative.

### • Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing):

The Differential Input Voltage (or Swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{SDn\_RX} - V_{\overline{SDn\_RX}}$ . The  $V_{ID}$  value can be either positive or negative.

### Differential Peak Voltage, V<sub>DIFF</sub>

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage,  $V_{DIFFp} = |A - B|$  Volts.

# Differential Peak-to-Peak, V<sub>DIFFp-p</sub>

Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A-B to -(A-B) Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak-to-Peak Voltage,  $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A-B)|$  Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .

### • Differential Waveform

The differential waveform is constructed by subtracting the inverting signal (SDn\_TX, for example) from the non-inverting signal (SDn\_TX, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 42 as an example for differential waveform.

### Common Mode Voltage, V<sub>cm</sub>

The Common Mode Voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,  $V_{cm\_out} = (VSDn\_TX + VSDn\_TX)/2 = (A + B) / 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes, it may even be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset occasionally.



Differential Peak-Peak Voltage,  $V_{DIFFpp} = 2 \times V_{DIFFp}$  (not shown)

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and  $\overline{\text{TD}}$ , has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or  $\overline{\text{TD}}$ ) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words, V<sub>OD</sub> is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>) is 1000 mV p-p.

Figure 42. Differential Voltage Definitions for Transmitter or Receiver

### 2.18.2 SerDes Reference Clocks

The SerDes reference clock inputs are applied to an internal PLL whose <u>output creates</u> the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SD\_REF\_CLK and SD\_REF\_CLK for PCI Express and SGMII interface.

The following sections describe the SerDes reference clock requirements and some application information.

# 2.18.2.1 SerDes Reference Clock Receiver Characteristics

Figure 43 shows a receiver reference diagram of the SerDes reference clocks.



Figure 43. Receiver of SerDes Reference Clocks

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

The characteristics of the clock signals are as follows:

- The supply voltage requirements for XV<sub>DD SRDS2</sub> are specified in Table 2 and Table 3.
- SerDes reference clock receiver reference circuit structure
  - The SD\_REF\_CLK and SD\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 43. Each differential clock input (SD\_REF\_CLK or SD\_REF\_CLK) has a 50-Ω termination to SGND\_SRDS followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. Refer to the differential mode and single-ended mode descriptions in Section 2.18.2.2, "DC Level Requirement for SerDes Reference Clocks," for requirements.
- The maximum average current requirement that also determines the common mode voltage range.
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than  $0.4~V~(0.4~V \div 50 = 8~mA)$  while the minimum common mode input level is  $0.1~V~above~SGND\_SRDS$ . For example, a clock with a 50/50~duty~cycle can be produced by a clock driver with output driven by its current source from 0~mA to 16~mA~(0-0.8~V), such that each phase of the differential input has a single-ended swing from 0~V~to~800~mV with the common mode voltage at 400~mV.
  - If the device driving the SD\_REF\_CLK and  $\overline{\text{SD}_{REF}_{CLK}}$  inputs cannot drive 50  $\Omega$  to SGND\_SRDS DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.

# 2.18.2.2 DC Level Requirement for SerDes Reference Clocks

The DC level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below.

### • Differential Mode

- The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
- For external DC-coupled connection, as described in Section 2.18.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 44 shows the SerDes reference clock input requirement for DC-coupled connection scheme.
- For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND\_SRDS. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SGND\_SRDS). Figure 45 shows the SerDes reference clock input requirement for AC-coupled connection scheme.



Figure 44. Differential Reference Clock Input DC Requirements (External DC-Coupled)



Figure 45. Differential Reference Clock Input DC Requirements (External AC-Coupled)

### Single-ended Mode

- The reference clock can also be single ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from V<sub>MIN</sub> to V<sub>MAX</sub>) with SD\_REF\_CLK either left unconnected or tied to ground.
- The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 46 shows the SerDes reference clock input requirement for single-ended signaling mode.
- To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC coupled externally. For the best noise performance, the reference of the clock could be DC or AC coupled into the unused phase (SD\_REF\_CLK) through the same source impedance as the clock input (SD\_REF\_CLK) in use.



Figure 46. Single-Ended Reference Clock Input DC Requirements

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

# 2.18.2.3 AC Requirements for SerDes Reference Clocks

Table 62 lists AC requirements for the PCI Express and SGMII SerDes reference clocks to be guaranteed by the customer's application design.

Table 62. SD\_REF\_CLK and SD\_REF\_CLK Input Clock Requirements

| Parameter                                                                                                         | Symbol                                 | Min              | Typical | Max  | Unit | Notes |
|-------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------|---------|------|------|-------|
| SD_REF_CLK/ SD_REF_CLK frequency range                                                                            | t <sub>CLK_REF</sub>                   | _                | 100/125 | _    | MHz  | 1     |
| SD_REF_CLK/ SD_REF_CLK clock frequency tolerance                                                                  | <sup>t</sup> CLK_TOL                   | <del>-</del> 350 | _       | +350 | ppm  | _     |
| SD_REF_CLK/ SD_REF_CLK reference clock duty cycle (Measured at 1.6 V)                                             | <sup>t</sup> CLK_DUTY                  | 40               | 50      | 60   | %    | _     |
| SD_REF_CLK/ SD_REF_CLK max deterministic peak-peak Jitter at 10 <sup>-6</sup> BER                                 | t <sub>CLK_DJ</sub>                    | _                | _       | 42   | ps   | _     |
| SD_REF_CLK/ SD_REF_CLK total reference clock jitter at 10 <sup>-6</sup> BER (Peak-to-peak jitter at refClk input) | <sup>t</sup> CLK_TJ                    | _                | _       | 86   | ps   | 2     |
| SD_REF_CLK/ SD_REF_CLK rising/falling edge rate                                                                   | <sup>t</sup> CLKRR <sup>/t</sup> CLKFR | 1                | _       | 4    | V/ns | 3     |

### Notes:

- 1. Only 100/125 have been tested, other in between values will not work correctly with the rest of the system.
- 2. Limits from PCI Express CEM Rev 2.0
- 3. Measured from –200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 47.
- 4. Measurement taken from differential waveform
- 5. Measurement taken from single-ended waveform
- 6. Matching applies to rising edge for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SDn\_REF\_CLK should be compared to the fall edge rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 48.



Figure 47. Differential Measurement Points for Rise and Fall Time



Figure 48. Single-Ended Measurement Points for Rise and Fall Time Matching

### 2.18.2.4 SerDes Transmitter and Receiver Reference Circuits

Figure 49 shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 49. SerDes Transmitter and Receiver Reference Circuits

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, Serial Rapid IO or SGMII) in this document based on the application usage:

- Section 2.11.4, "SGMII Interface Electrical Characteristics"
- Section 2.19, "PCI Express"

Note that an external AC-coupling capacitor is required for the above three serial transmission protocols per the protocol's standard requirements.

# 2.19 PCI Express

This section describes the DC and AC electrical specifications for the PCI Express bus.

# 2.19.1 PCI Express DC Requirements for PCI Express SD\_REF\_CLK and SD\_REF\_CLK

For more information, see Section 2.18.2.2, "DC Level Requirement for SerDes Reference Clocks."

# 2.19.2 PCI Express DC Physical Layer Specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

# 2.19.2.1 PCI Express DC Physical Layer Transmitter Specifications

This section discusses PCI Express DC physical layer transmitter specifications for 2.5 Gb/s.

Table 63 defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.

Table 63. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output DC Specifications

| Symbol                   | Parameter                                            | Min | Typical | Max  | Units | Comments                                                                                                                                                           |
|--------------------------|------------------------------------------------------|-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>TX-DIFFp-p</sub>  | Differential Peak-to-Peak<br>Output Voltage          | 800 | 1000    | 1200 | mV    | $V_{TX-DIFFp-p} = 2 \times  V_{TX-D+} - V_{TX-D-} $ See Note 1.                                                                                                    |
| V <sub>TX-DE-RATIO</sub> | De-emphasized Differential<br>Output Voltage (Ratio) | 3.0 | 3.5     | 4.0  | dB    | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 1. |
| Z <sub>TX-DIFF-DC</sub>  | DC Differential TX Impedance                         | 80  | 100     | 120  | Ω     | TX DC Differential mode low Impedance                                                                                                                              |
| Z <sub>TX-DC</sub>       | Transmitter DC Impedance                             | 40  | 50      | 60   | Ω     | Required TX D+ as well as D– DC impedance during all states                                                                                                        |

### Note:

<sup>1.</sup> Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 50 and measured over any 250 consecutive TX UIs.

# 2.19.2.2 PCI Express DC Physical Layer Receiver Specifications

This section discusses PCI Express DC physical layer receiverspecifications for 2.5 Gb/s.

Table 64 defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all receivers (RXs). The parameters are specified at the component pins.

Table 64. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input DC Specifications

| Symbol                           | Parameter                                     | Min  | Typical | Max  | Units | Comments                                                                                                                            |  |
|----------------------------------|-----------------------------------------------|------|---------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| V <sub>RX-DIFFp-p</sub>          | Differential Input<br>Peak-to-Peak<br>Voltage | 175  | _       | 1200 | mV    | $V_{RX-DIFFp-p} = 2 \times  V_{RX-D+} - V_{RX-D-} $<br>See Note 1.                                                                  |  |
| Z <sub>RX-DIFF-DC</sub>          | DC Differential Input Impedance               | 80   | 100     | 120  | Ω     | RX DC differential mode impedance. Se Note 2                                                                                        |  |
| Z <sub>RX-DC</sub>               | DC Input<br>Impedance                         | 40   | 50      | 60   | Ω     | Required RX D+ as well as D- DC impedance (50 ± 20% tolerance). See Notes 1 and 2.                                                  |  |
| Z <sub>RX-HIGH-IMP-DC</sub>      | Powered Down<br>DC Input<br>Impedance         | 50 k | _       |      | Ω     | Required RX D+ as well as D– DC impedance when the receiver terminations do not have power. See Note 3.                             |  |
| V <sub>RX-IDLE-DET-DIFFp-p</sub> | Electrical Idle<br>Detect Threshold           | 65   | _       | 175  | mV    | V <sub>RX-IDLE-DET-DIFFp-p</sub> = 2 x  V <sub>RX-D+</sub> -V <sub>RX-D-</sub>  <br>Measured at the package pins of the<br>receiver |  |

#### Notes:

- 1. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 50 should be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 3. The RX DC common mode Impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the Receiver Detect circuit will not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.

# 2.19.3 PCI Express AC Physical Layer Specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

# 2.19.3.1 PCI Express AC Physical Layer Transmitter Specifications

This section discusses the PCI Express AC physical layer transmitter specifications for 2.5Gb/s.

Table 65 defines the PCI Express (2.5Gb/s) AC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 65. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output AC Specifications

| Symbol                                     | Parameter                                                                     | Min    | Typical | Max    | Units | Comments                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------|-------------------------------------------------------------------------------|--------|---------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                                         | Unit Interval                                                                 | 399.88 | 400.00  | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for spread-spectrum-clock-dictated variations. See Note 1.                                                                                                                                                                                                                                                         |
| T <sub>TX-EYE</sub>                        | Minimum TX<br>Eye Width                                                       | 0.70   | _       | _      | UI    | The maximum transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI. See Notes 2 and 3.                                                                                                                                                                                                                                                  |
| T <sub>TX-EYE-MEDIAN-to</sub> - MAX-JITTER | Maximum time between the jitter median and maximum deviation from the median. | _      |         | 0.15   | UI    | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3. |
| C <sub>TX</sub>                            | AC Coupling<br>Capacitor                                                      | 75     |         | 200    | nF    | All transmitters shall be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 4.                                                                                                                                                                                                                  |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 50 and measured over any 250 consecutive TX UIs.
- 3. A  $T_{TX-EYE} = 0.70$  UI provides for a total sum of deterministic and random jitter budget of  $T_{TX-JITTER-MAX} = 0.30$  UI for the Transmitter collected over any 250 consecutive TX UIs. The  $T_{TX-EYE-MEDIAN-to-MAX-JITTER}$  median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. SerDes transmitter does not have CTX built-in. An external AC-coupling capacitor is required.

# 2.19.3.2 PCI Express AC Physical Layer Receiver Specifications

This section discusses the PCI Express AC physical layer receiver specifications for 2.5 Gb/s.

Table 66 defines the AC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 66. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input AC Specifications

| Symbol              | Parameter                        | Min    | Typical | Max    | Units | Comments                                                                                                                                                                        |
|---------------------|----------------------------------|--------|---------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                  | Unit Interval                    | 399.88 | 400.00  | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note 1.                                                                     |
| T <sub>RX-EYE</sub> | Minimum<br>Receiver Eye<br>Width | 0.4    | _       | _      | UI    | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$ UI. See Notes 2 and 3. |

Table 66. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input AC Specifications (continued)

| Symbol     | Parameter                                                                                      | Min | Typical | Max | Units | Comments                                                                                                                                                                                                                                                                                                                                                             |
|------------|------------------------------------------------------------------------------------------------|-----|---------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum devia-<br>tion from the<br>median. | 1   | 1       | 0.3 | UI    | Jitter is defined as the measurement variation of the crossing points ( $V_{RX-DIFFp-p}=0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2, 3 and 4. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 50 should be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

# 2.19.3.3 Compliance Test and Measurement Load

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 50.

### NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D- package pins.



Figure 50. Compliance Test/Measurement Load

# 3 QUICC Engine Block Specifications

### 3.1 Ethernet Interface

This section provides the AC and DC electrical characteristics for the Ethernet interfaces inside the QUICC Engine block.

# 3.1.1 MII and RMII DC Electrical Characteristics

Table 67 shows the MII and RMII DC electrical characteristics

Table 67. MII and RMII DC Electrical Characteristics

| Parameter                                                               | Symbol          | Min  | Max                    | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|------|------------------------|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 2.0  | _                      | V    | 1     |
| Input low voltage                                                       | V <sub>IL</sub> | _    | 0.8                    | V    | _     |
| Input high current (V <sub>IN</sub> = BV <sub>DD</sub> )                | I <sub>IH</sub> | _    | 40                     | μΑ   | 2     |
| Input low current (V <sub>IN</sub> = GND)                               | I <sub>IL</sub> | -600 | _                      | μΑ   | 2     |
| Output high voltage (BV <sub>DD</sub> = Min, I <sub>OH</sub> = -4.0 mA) | V <sub>OH</sub> | 2.4  | BV <sub>DD</sub> + 0.3 | V    | _     |
| Output low voltage (BV <sub>DD</sub> = Min, I <sub>OL</sub> = 4.0 mA)   | V <sub>OL</sub> | GND  | 0.4                    | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbols referenced in Table 2 and Table 3.

# 3.1.2 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

Table 68 provides the MII transmit AC timing specifications.

### **Table 68. MII Transmit AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter/Condition                             | Symbol                              | Min    | Тур | Max    | Unit |
|-------------------------------------------------|-------------------------------------|--------|-----|--------|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub>                    | 399.96 | 400 | 400.04 | ns   |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                    | 39.996 | 40  | 40.004 | ns   |
| TX_CLK duty cycle                               | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35     | _   | 65     | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                 | 1      | _   | 15     | ns   |
| TX_CLK data clock rise (20%–80%)                | t <sub>MTXR</sub>                   | 1.0    | _   | 4.0    | ns   |
| TX_CLK data clock fall (80%–20%)                | t <sub>MTXF</sub>                   | 1.0    | _   | 4.0    | ns   |

Figure 51 shows the MII transmit AC timing diagram.



Figure 51. MII Transmit AC Timing Diagram

Table 69 provides the MII receive AC timing specifications.

### **Table 69. MII Receive AC Timing Specifications**

For recommended operating conditions, see Table 3.

| Parameter/Condition                         | Symbol                              | Min    | Тур | Max    | Unit |
|---------------------------------------------|-------------------------------------|--------|-----|--------|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | 399.96 | 400 | 400.04 | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | 39.996 | 40  | 40.004 | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35     | _   | 65     | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0   | _   | _      | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0   | _   | _      | ns   |
| RX_CLK clock rise (20%–80%)                 | t <sub>MRXR</sub>                   | 1.0    | _   | 4.0    | ns   |
| RX_CLK clock fall time (80%–20%)            | t <sub>MRXF</sub>                   | 1.0    | _   | 4.0    | ns   |

Note: The frequency of RX\_CLK should not exceed the frequency of TX\_CLK by more than 300 ppm.

Figure 52 shows the MII receive AC timing diagram.



Figure 52. MII Receive AC Timing Diagram

Figure 53 provides the MII AC test load.



Figure 53. MII AC Test Load

# 3.1.3 RMII AC Timing Specifications

This section describes the RMII transmit and receive AC timing specifications.

The RMII transmit AC timing specifications are in Table 70.

### **Table 70. RMII Transmit AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                  | Symbol             | Min | Тур  | Max  | Unit |
|--------------------------------------------|--------------------|-----|------|------|------|
| REF_CLK clock period                       | t <sub>RMT</sub>   | _   | 20.0 | _    | ns   |
| REF_CLK duty cycle                         | t <sub>RMTH</sub>  | 35  | _    | 65   | %    |
| REF_CLK peak-to-peak jitter                | t <sub>RMTJ</sub>  | _   | _    | 250  | ps   |
| Rise time REF_CLK (20%–80%)                | t <sub>RMTR</sub>  | 1.0 | _    | 5.0  | ns   |
| Fall time REF_CLK (80%–20%)                | t <sub>RMTF</sub>  | 1.0 | _    | 5.0  | ns   |
| REF_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 2.0 | _    | 10.0 | ns   |

### **QUICC Engine Block Specifications**

Figure 54 shows the RMII transmit AC timing diagram.



Figure 54. RMII Transmit AC Timing Diagram

Table 71 provides the MII receive AC timing specifications.

### **Table 71. RMII Receive AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                                                 | Symbol               | Min | Тур  | Max | Unit |
|-----------------------------------------------------------|----------------------|-----|------|-----|------|
| REF_CLK clock period                                      | t <sub>RMR</sub>     | _   | 20.0 | _   | ns   |
| REF_CLK duty cycle                                        | t <sub>RMRH</sub>    | 35  | _    | 65  | %    |
| REF_CLK peak-to-peak jitter                               | t <sub>RMRJ</sub>    | _   | _    | 250 | ps   |
| Rise time REF_CLK (20%–80%)                               | t <sub>RMRR</sub>    | 1.0 | _    | 5.0 | ns   |
| Fall time REF_CLK (80% –20%)                              | t <sub>RMRF</sub>    | 1.0 | _    | 5.0 | ns   |
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK rising edge | t <sub>RMRDVKH</sub> | 4.0 | _    | _   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK rising edge  | t <sub>RMRKHDX</sub> | 2.0 | _    | _   | ns   |

Figure 55 shows the RMII receive AC timing diagram.



Figure 55. RMII Receive AC Timing Diagram

Figure 56 provides the AC test load.



Figure 56. AC Test Load

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

# 3.2 HDLC, BISYNC, Transparent, and Synchronous UART Interfaces

This section describes the DC and AC electrical specifications for the high level data link control (HDLC), BISYNC, transparent and synchronous UART.

# 3.2.1 HDLC, BISYNC, Transparent and Synchronous UART DC Electrical Characteristics

Table 72 provides the DC electrical characteristics for the HDLC, BISYNC, Transparent and Synchronous UART protocols.

Table 72. HDLC, BiSync, Transparent and Synchronous UART DC Electrical Characteristics

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $BV_{IN}$  values found in Table 3.
- 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 3.2.2 HDLC, BISYNC, Transparent and Synchronous UART AC Timing Specifications

Table 73 provides the input and output AC timing specifications for HDLC, BiSync, and Transparent and Synchronous UART protocols.

Table 73. HDLC, BiSync, Transparent AC Timing Specifications

For recommended operating conditions, see Table 3.

| Parameter                              | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| Outputs—Internal clock delay           | t <sub>HIKHOV</sub> | 0   | 5.5 | ns   | 2     |
| Outputs—External clock delay           | t <sub>HEKHOV</sub> | 1   | 8   | ns   | 2     |
| Outputs—Internal clock High Impedance  | t <sub>HIKHOX</sub> | 0   | 5.5 | ns   | 2     |
| Outputs—External clock High Impedance  | t <sub>HEKHOX</sub> | 1   | 8   | ns   | 2     |
| Inputs—Internal clock input setup time | t <sub>HIIVKH</sub> | 6   | _   | ns   | _     |
| Inputs—External clock input setup time | t <sub>HEIVKH</sub> | 4   | _   | ns   | _     |
| Inputs—Internal clock input Hold time  | t <sub>HIIXKH</sub> | 0   | _   | ns   | _     |

#### **QUICC Engine Block Specifications**

### Table 73. HDLC, BiSync, Transparent AC Timing Specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                             | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|---------------------------------------|---------------------|-----|-----|------|-------|
| Inputs—External clock input hold time | t <sub>HEIXKH</sub> | 1   | _   | ns   |       |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
- 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

Table 74 provides the input and output AC timing specifications for the synchronous UART protocols.

### **Table 74. Synchronous UART AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                              | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| Outputs—Internal clock delay           | t <sub>HIKHOV</sub> | 0   | 11  | ns   | 2     |
| Outputs—External clock delay           | t <sub>HEKHOV</sub> | 1   | 14  | ns   | 2     |
| Outputs—Internal clock High Impedance  | t <sub>HIKHOX</sub> | 0   | 11  | ns   | 2     |
| Outputs—External clock High Impedance  | t <sub>HEKHOX</sub> | 1   | 14  | ns   | 2     |
| Inputs—Internal clock input setup time | t <sub>HIIVKH</sub> | 10  | _   | ns   | _     |
| Inputs—External clock input setup time | t <sub>HEIVKH</sub> | 8   | _   | ns   | _     |
| Inputs—Internal clock input Hold time  | t <sub>HIIXKH</sub> | 0   | _   | ns   | _     |
| Inputs—External clock input hold time  | t <sub>HEIXKH</sub> | 1   | _   | ns   | _     |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. The symbols used for timing specifications follow the pattern of  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{HIKHOX}$  symbolizes the outputs internal timing (HI) for the time  $t_{serial}$  memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).

Figure 57 provides the AC test load.



Figure 57. AC Test Load

Figure 58 and Figure 59 represent the AC timing from Table 73 and Table 74. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Figure 58 shows the timing with external clock.



Note: The clock edge is selectable

Figure 58. AC Timing (External Clock) Diagram

Figure 59 shows the timing with internal clock.



Note: The clock edge is selectable

Figure 59. AC Timing (Internal Clock) Diagram

# 3.3 TDM/SI

This section describes the DC and AC electrical specifications for the time-division-multiplexed and serial interface (TDM/SI).

### 3.3.1 TDM/SI DC Electrical Characteristics

Table 75 provides the TDM/SI DC electrical characteristics.

Table 75. TDM/SI DC Electrical Characteristics

For recommended operating conditions, see Table 3.

| Parameter                                                       | Symbol          | Min | Max | Unit | Notes |
|-----------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                              | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                               | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current ( $BV_{IN} = 0 \text{ V or } BV_{IN} = BV_{DD}$ ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

### **QUICC Engine Block Specifications**

### Table 75. TDM/SI DC Electrical Characteristics (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                               | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Output high voltage (BV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 |     | V    | _     |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)     | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3.
- 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 3.3.2 TDM/SI AC Timing Specifications

Table 76 provides the TDM/SI input and output AC timing specifications.

Table 76. TDM/SI AC Timing Specifications <sup>1</sup>

| Parameter                                     | Symbol <sup>2</sup> | Min | Max | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| TDM/SI outputs—External clock delay           | t <sub>SEKHOV</sub> | 2   | 11  | ns   |
| TDM/SI outputs—External clock High Impedance  | t <sub>SEKHOX</sub> | 2   | 10  | ns   |
| TDM/SI inputs—External clock input setup time | t <sub>SEIVKH</sub> | 5   | _   | ns   |
| TDM/SI inputs—External clock input hold time  | t <sub>SEIXKH</sub> | 2   | _   | ns   |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. The symbols used for timing specifications follow the pattern of  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{SEKHOX}$  symbolizes the TDM/SI outputs external timing (SE) for the time  $t_{TDM/SI}$  memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).

Figure 60 provides the AC test load for the TDM/SI.



Figure 60. TDM/SI AC Test Load

Figure 61 represents the AC timing from Table 76. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Figure 61 shows the TDM/SI timing with external clock.



Note: The clock edge is selectable on TDM/SI

Figure 61. TDM/SI AC Timing (External Clock) Diagram

# 3.4 UTOPIA Interface

This section describes the DC and AC electrical specifications for the UTOPIA.

### 3.4.1 UTOPIA DC Electrical Characteristics

Table 77 provides the DC electrical characteristics for the UTOPIA.

**Table 77. UTOPIA DC Electrical Characteristics** 

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)          | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

### Note:

- 1. Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3.
- 2. Note that the symbol  $BV_{IN}$  represents the input voltage of the supply. It is referenced in Table 3.

# 3.4.2 UTOPIA AC Timing Specifications

Table 78 provides the UTOPIA input and output AC timing specifications.

Table 78. UTOPIA AC Timing Specifications<sup>1</sup>

| Parameter                                         | Symbol <sup>2</sup> | Min | Max | Unit |
|---------------------------------------------------|---------------------|-----|-----|------|
| UTOPIA/POS outputs—Internal clock delay           | t <sub>UIKHOV</sub> | 0   | 8   | ns   |
| UTOPIA/POS outputs—External clock delay           | t <sub>UEKHOV</sub> | 1   | 10  | ns   |
| UTOPIA/POS outputs—Internal clock High Impedance  | tuikhox             | 0   | 8   | ns   |
| UTOPIA/POS outputs—External clock High Impedance  | t <sub>UEKHOX</sub> | 1   | 10  | ns   |
| UTOPIA/POS inputs—Internal clock input setup time | t <sub>UIIVKH</sub> | 6   | _   | ns   |
| UTOPIA/POS inputs—External clock input setup time | t <sub>UEIVKH</sub> | 4   | _   | ns   |
| UTOPIA/POS inputs—Internal clock input Hold time  | t <sub>UIIXKH</sub> | 0   | _   | ns   |
| UTOPIA/POS inputs—External clock input hold time  | t <sub>UEIXKH</sub> | 1   | _   | ns   |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>UIKHOX</sub> symbolizes the UTOPIA/POS outputs internal timing (UI) for the time t<sub>Utopia</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).

Figure 62 provides the AC test load for the UTOPIA.



Figure 62. UTOPIA AC Test Load

Figure 63 through Figure 64 represent the AC timing from Table 78. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

Figure 63 shows the UTOPIA timing with external clock.



Figure 63. UTOPIA AC Timing (External Clock) Diagram

Figure 64 shows the UTOPIA timing with internal clock.



Figure 64. UTOPIA AC Timing (Internal Clock) Diagram

# 3.5 SPI Interface

This section describes the SPI DC and AC electrical specifications.

# 3.5.1 SPI DC Electrical Characteristics

Table 79 provides the SPI DC electrical characteristics.

**Table 79. SPI DC Electrical Characteristics** 

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ )        | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 3.5.2 SPI AC Timing Specifications

Table 80 and provide the SPI input and output AC timing specifications.

### Table 80. SPI AC Timing Specifications

For recommended operating conditions, see Table 3.

| Parameter                                            | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|------------------------------------------------------|---------------------|-----|-----|------|------|
| SPI outputs valid—Master mode (internal clock) delay | t <sub>NIKHOV</sub> | _   | 6   | ns   | 2    |
| SPI outputs hold—Master mode (internal clock) delay  | t <sub>NIKHOX</sub> | 0.5 | _   | ns   | 2    |
| SPI outputs valid—Slave mode (external clock) delay  | t <sub>NEKHOV</sub> | _   | 9   | ns   | 2    |
| SPI outputs hold—Slave mode (external clock) delay   | t <sub>NEKHOX</sub> | 2   | _   | ns   | 2    |

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

### **QUICC Engine Block Specifications**

### Table 80. SPI AC Timing Specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|----------------------------------------------------------|---------------------|-----|-----|------|------|
| SPI inputs—Master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 4   | _   | ns   | _    |
| SPI inputs—Master mode (internal clock) input hold time  | t <sub>NIIXKH</sub> | 0   | _   | ns   | _    |
| SPI inputs—Slave mode (external clock) input setup time  | t <sub>NEIVKH</sub> | 4   | _   | ns   | _    |
| SPI inputs—Slave mode (external clock) input hold time   | t <sub>NEIXKH</sub> | 2   | _   | ns   | _    |

#### Note:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOX</sub> symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X).
- Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

Figure 65 provides the AC test load for the SPI.



Figure 65. SPI AC Test Load

Figure 66 through Figure 67 represent the AC timing from Table 29. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

Figure 66 shows the SPI timing in slave mode (external clock).



Note: The clock edge is selectable on SPI.

Figure 66. SPI AC Timing in Slave Mode (External Clock) Diagram

Figure 67 shows the SPI timing in master mode (internal clock).



Figure 67. SPI AC Timing in Master Mode (Internal Clock) Diagram

# 3.6 **GPIO**

This section describes the DC and AC electrical characteristics for the GPIO interface.

### 3.6.1 GPIO DC Electrical Characteristics

Table 81 provides the DC electrical characteristics for the GPIO interface when operating from a 3.3 V supply.

Table 81. GPIO DC Electrical Characteristics (3.3 V)

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, $I_{OH} = -2 \text{ mA}$ )        | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)            | V <sub>OL</sub> | _   | 0.4 | V    | _     |

### Note:

- 1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the min and max OV<sub>IN</sub> respective values found in Table 3.
- 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 3.6.2 GPIO AC Timing Specifications

Table 82 provides the GPIO input and output AC timing specifications.

### **Table 82. GPIO Input AC Timing Specifications**

For recommended operating conditions, see Table 3

| Parameter                       | Symbol             | Min | Unit | Notes |
|---------------------------------|--------------------|-----|------|-------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20  | ns   | 1     |

### Notes:

1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation.

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

#### **Hardware Design Considerations**

Figure 68 provides the AC test load for the GPIO.



Figure 68. GPIO AC Test Load

# 4 Hardware Design Considerations

This section provides electrical and thermal design recommendations.

# 4.1 Clocking

This section describes the PLL configuration. Note that the platform clock is identical to the core complex bus (CCB) clock.

# 4.1.1 System Clocking

This device includes four PLLs:

- The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 4.1.3, "CCB/SYSCLK PLL Ratio."
- The e500 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e500 core clock and the platform clock is selected using the e500 PLL ratio configuration bits as described in Section 4.1.4, "e500 Core PLL Ratio."
- There is one PLL for the SerDes block.
- There is one PLL for DDR for asynchronous operation.

# 4.1.2 Clock Ranges

Table 83 provides the clocking specifications for the processor cores and Table 84 provides the clocking specifications for the memory bus.

**Table 83. Processor Core Clocking Specifications** 

| Parameter                     | Processor ( | Core Frequency | Unit | Notes |  |
|-------------------------------|-------------|----------------|------|-------|--|
| i arameter                    | Min         | Мах            | Onic |       |  |
| e500 core processor frequency | 333         | 800            | MHz  | 1     |  |

### Notes:

1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 4.1.3, "CCB/SYSCLK PLL Ratio," and Section 4.1.4, "e500 Core PLL Ratio," for ratio settings.

108

The DDR memory controller can run in either synchronous or asynchronous mode. When running in synchronous mode, the memory bus is clocked relative to the platform clock frequency. When running in asynchronous mode, the memory bus is clocked with its own dedicated PLL. Table 84 provides the clocking specifications for the memory bus.

**Table 84. Memory Bus Clocking Specifications** 

| Characteristic              | Min | Max | Unit | Notes |
|-----------------------------|-----|-----|------|-------|
| DDR2 Memory bus clock speed | 200 | 333 | MHz  | 1, 2  |
| DDR3 Memory bus clock speed | 300 | 333 | MHz  | 1, 2  |

#### Notes:

- 1. Caution: The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB clock frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 4.1.3, "CCB/SYSCLK PLL Ratio," Section 4.1.4, "e500 Core PLL Ratio," and Section 4.1.5, "DDR/DDRCLK PLL Ratio," for ratio settings.
- 2. In synchronous mode, the memory bus clock speed is half the platform clock frequency. In asynchronous mode, the memory bus clock speed is dictated by its own PLL. Refer to Section 4.1.5, "DDR/DDRCLK PLL Ratio."
- 3. In asynchronous mode, the memory bus clock speed must be less than or equal to the CCB clock rate which in turn must be less than the DDR PLL rate.

## 4.1.3 CCB/SYSCLK PLL Ratio

The CCB clock is the clock that drives the e500 core complex bus (CCB) and is also called the platform clock. The frequency of the CCB is set using the following reset signals, as shown in Table 85:

- SYSCLK input signal
- Binary value on LA[28:31] at power up

Note that there is no default for this PLL ratio; these signals must be pulled to the desired values.

**Table 85. CCB Clock Ratio** 

| Binary Value of LA[29:31] Signals | CCB:SYSCLK Ratio |
|-----------------------------------|------------------|
| 000                               | 4:1              |
| 001                               | 5:1              |
| 010                               | 6:1              |
| 011                               | Reserved         |
| 100                               | Reserved         |
| 101                               | Reserved         |
| 110                               | Reserved         |
| 111                               | Reserved         |

## 4.1.4 e500 Core PLL Ratio

Table 86 describes the clock ratio between the e500 core complex bus (CCB) and the e500 core clock. This ratio is determined by the binary value of LBCTL, LALE, and LGPL2 at power up for Core0 as shown in Table 86.

Table 86. e500 Core 0 to CCB Clock Ratio

| Binary Value of<br>LBCTL, LALE, LGPL2<br>Signals | e500 core: CCB Clock Ratio | Binary Value of<br>LBCTL, LALE, LGPL2<br>Signals | e500 core: CCB Clock Ratio |
|--------------------------------------------------|----------------------------|--------------------------------------------------|----------------------------|
| 000                                              | Reserved                   | 100                                              | 2:1                        |
| 001                                              | Reserved                   | 101                                              | 5:2                        |
| 010                                              | 1:1                        | 110                                              | 3:1                        |
| 011                                              | 3:2                        | 111                                              | Reserved                   |

## 4.1.5 DDR/DDRCLK PLL Ratio

The DDR memory controller complex can be synchronous with, or asynchronous to, the CCB, depending on configuration.

Table 87 describes the clock ratio between the DDR memory controller complex and the DDR/DDRCLK PLL reference clock, DDRCLK, which is not the memory bus clock.

When synchronous mode is selected, the memory buses are clocked at half the CCB clock rate. The default mode of operation is for the DDR data rate for the DDR controller to be equal to the CCB clock rate in synchronous mode, or the resulting DDR PLL rate in asynchronous mode. The DDRCLKDR configuration register in the Global Utilities block allows the DDR controller to be run in a divided down mode where the DDR bus clock is half the speed of the default configuration. Changing these defaults must be completed prior to initialization of the DDR controller.

**Table 87. DDR Clock Ratio** 

| Binary Value of<br>TSEC_1588_CLK_Out,<br>TSEC_1588_PULSE_OUT1,<br>TSEC_1588_PULSE_OUT2<br>Signals | DDR:DDRCLK Ratio |
|---------------------------------------------------------------------------------------------------|------------------|
| 000                                                                                               | 3:1              |
| 001                                                                                               | 4:1              |
| 010                                                                                               | 6:1              |
| 011                                                                                               | 8:1              |
| 100                                                                                               | 10:1             |
| 101                                                                                               | Reserved         |
| 110                                                                                               | Reserved         |
| 111                                                                                               | Synchronous mode |

# 4.1.6 QUICC Engine Block to CCB Clock Ratio

The QUICC Engine block works on the same clock as CCB.

# 4.1.7 Frequency Options

## 4.1.7.1 SYSCLK to Platform Frequency Options

Table 88 shows the expected frequency values for the platform frequency when using a CCB clock to SYSCLK ratio in comparison to the memory bus clock speed.

Table 88. Frequency Options of SYSCLK with Respect to Memory Bus Speeds

| CCB to<br>SYSCLK Ratio | SYSCLK (MHz)                     |     |  |
|------------------------|----------------------------------|-----|--|
|                        | 66.66                            | 100 |  |
|                        | Platform /CCB<br>Frequency (MHz) |     |  |
| 4                      | 267                              | 400 |  |
| 5                      | 333                              |     |  |
|                        |                                  |     |  |

## 4.1.7.2 Core to CCB Frequency Options

Table 89 shows the expected frequency values for the core frequency when the e500 core clock PLL inputs that program the core PLLs and establish the ratio between the e500 core clocks and the e500 core complex bus (CCB) clock.

Table 89. Frequency Options for e500 Core Frequency

| Core to CCB<br>Ratio | Platform /CCB Frequency<br>(MHz) |     |     |
|----------------------|----------------------------------|-----|-----|
|                      | 266                              | 333 | 400 |
|                      | Core Frequency (MHz)             |     |     |
| 1:1                  |                                  | 333 | 400 |
| 1.5:1                | 400                              | 500 | 600 |
| 2:1                  | 533                              | 666 | 800 |
| 2.5:1                | 666                              |     |     |
| 3:1                  | 800                              |     |     |

## 4.1.7.3 DDRCLK to DDR Controller Operating Frequency Options

Table 90 shows the expected frequency values for the DDR controller operating frequency when using external asynchronous clock.

Table 90. DDRCLK to DDR Controller Frequency

| DDRC to<br>DDRCLK Ratio | DDRCLK (MHz) |                                |        |        |
|-------------------------|--------------|--------------------------------|--------|--------|
|                         | 66.66        | 100                            | 133.33 | 166.66 |
|                         | DDR          | DDR Controller Frequency (MHz) |        |        |
| 3                       |              |                                | 400    | 500    |
| 4                       |              | 400                            | 533    | 667    |
| 6                       | 400          | 600                            |        |        |
| 8                       | 533          |                                |        |        |
| 10                      | 667          |                                |        |        |

# 4.1.8 Minimum Platform Frequency Requirements for High-speed Interfaces

The "I/O Port Selection" section of the *QorIQ P1021 Integrated Processor Reference Manual* describes various high-speed interface configuration options. Note that the CCB/platform clock frequency must be considered for proper operation of such interfaces as described below.

For proper PCI Express operation, the CCB/platform clock frequency must be greater than:

See the "Link Width" section of the *QorIQ P1021 Integrated Processor Reference Manual* for PCI Express interface width details. Note that the "PCI Express link width" in the above equation refers to the negotiated link width as the result of PCI Express link training, which may or may not be the same as the link width POR selection.

See the "System PLL Ratio," section of the *QorIQ P1021 Integrated Processor Reference Manual* for details about selecting this ratio.

# 4.2 Supply Power Default Setting

The processor is capable of supporting multiple power supply levels on its I/O supply. Table 91, Table 92, and Table 93 show the encoding used to select the voltage level for each I/O supply.

Table 91. Default Voltage Level for LV<sub>DD</sub>

| LV <sub>DD</sub> VSEL | I/O Voltage Level |
|-----------------------|-------------------|
| 0                     | 3.3 V             |
| 1                     | 2.5 V             |

Table 92. Default Voltage Level for BV<sub>DD</sub>

| BV <sub>DD</sub> VSEL [0:1] I/O Voltage Lev |       |
|---------------------------------------------|-------|
| 00                                          | 3.3 V |
| 01                                          | 2.5 V |
| 10                                          | 1.8 V |
| 11                                          | 3.3 V |

Table 93. Default Voltage Level for CV<sub>DD</sub>

| CV <sub>DD</sub> VSEL [0:1] | I/O Voltage Level |
|-----------------------------|-------------------|
| 00                          | 3.3 V             |
| 01                          | 2.5 V             |
| 10                          | 1.8 V             |
| 11                          | 3.3 V             |

# 4.3 Power Supply Design and Sequencing

## 4.3.1 PLL Power Supply Filtering

Each of the PLLs listed above is provided with power through independent power supply pins (AV<sub>DD</sub>\_PLAT, AV<sub>DD</sub>\_CORE, AV<sub>DD</sub>\_DDR, and AV<sub>DD</sub>\_SRDS respectively). The AV<sub>DD</sub> level should always be equivalent to  $V_{DD}$ , and these voltages must be derived directly from  $V_{DD}$  through a low frequency filter scheme.

The recommended solution for PLL filtering is to provide independent filter circuits per PLL power supply, as illustrated in Figure 69, one for each of the  $AV_{DD}$  pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLL's resonant frequency range from a 500-kHz to 10-MHz range. It should be built with surface mount capacitors with minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of 689 WB-TePBGA II the footprint, without the inductance of vias.

Figure 69 shows the PLL power supply filter circuit.



#### Notes:

1.  $R = 5\Omega \pm 5\%$ 

2. C1 = $10\mu$ F ± 10%, 603, X5R with ESL <= 0.5nH 3.C2 = 1.0 $\mu$ F ± 10%, 402 X5R with ESL <=0.5 nH

Figure 69. P1012 PLL Power Supply Filter Circuit

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

The AV<sub>DD</sub>\_SRDS signals provides power for the analog portions of the SerDes PLL. To ensure stability of the internal clock, the power supplied to the PLL is filtered using a circuit similar to the one shown in following Figure 70. For maximum effectiveness, the filter circuit is placed as closely as possible to the AV<sub>DD</sub>\_SRDSn balls to ensure it filters out as much noise as possible. The ground connection should be near the AV<sub>DD</sub>\_SRDSn balls. The 0.003- $\mu$ F capacitor is closest to the balls, followed by two 2.2- $\mu$ F capacitor, and finally the 1 ohm resistor to the board supply plane. The capacitors are connected from AV<sub>DD</sub>\_SRDSn to the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces should be kept short, wide and direct.



1. An 0805 sized capacitor is recommended for system initial bring-up

Figure 70. SerDes PLL Power Supply Filter Circuit

Note the following:

- AV<sub>DD</sub> should be a filtered version of SV<sub>DD</sub>.
- Signals on the SerDes interface are fed from the XV<sub>DD</sub> power plane.
- AV<sub>DD</sub>\_SRDS consumes less than 40 mW; SV<sub>DD</sub> + AV<sub>DD</sub>\_SRDS consumes less than 750 mW.

# 4.4 Decoupling Recommendations

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the processor's system, and the device itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $BV_{DD}$ ,  $OV_{DD}$ ,  $CV_{DD}$ ,  $OV_{DD}$ 

These capacitors should have a value of 0.01 or  $0.1~\mu F$ . Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ ,  $BV_{DD}$ , and  $BV_{DD}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100–330  $\mu$ F (AVX TPS tantalum or Sanyo OSCON).

# 4.5 SerDes Block Power Supply Decoupling Recommendations

The SerDes block requires a clean, tightly regulated source of power (SV<sub>DD</sub> and XV<sub>DD</sub>) to ensure low jitter on transmit and reliable recovery of data in the receiver. An appropriate decoupling scheme is outlined below.

Only surface mount technology (SMT) capacitors should be used to minimize inductance. Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance.

First, the board should have at least 10 × 10-nF SMT ceramic chip capacitors as close as possible to the supply balls
of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and
ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the
device as close to the supply and ground connections as possible.

- Second, there should be a 1-μF ceramic chip capacitor on each side of the device. This should be done for all SerDes supplies.
- Third, between the device and any SerDes voltage regulator there should be a 10-μF, low equivalent series resistance (ESR) SMT tantalum chip capacitor and a 100-μF, low ESR SMT tantalum chip capacitor. This should be done for all SerDes supplies.

## 4.6 Connection Recommendations

To ensure reliable operation, it is highly recommended that unused inputs be connected to an appropriate signal level. All unused active low inputs should be tied to  $V_{DD}$ ,  $BV_{DD}$ ,  $CV_{DD}$ ,  $OV_{DD}$ ,  $OV_{DD}$ ,  $OV_{DD}$ , and  $OV_{DD}$  as required. All unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external  $OV_{DD}$ ,  $OV_{DD}$ ,  $OV_{DD}$ ,  $OV_{DD}$ ,  $OV_{DD}$ , and  $OV_{DD}$ , and  $OV_{DD}$  and  $OV_{DD}$  pins of the device.

# 4.7 Pull-Up and Pull-Down Resistor Requirements

The device requires pull-up resistors on open drain type pins including  $I^2C$  pins (1 k $\Omega$  is recommended) and MPIC interrupt pins (2–10 k $\Omega$  is recommended).

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 73. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results.

The following pins must NOT be pulled down during power-on reset: LA28, LA17 HRESET\_REQ, MDVAL, TRIG\_OUT/READY/QUIESCE, MSRCID[1:3], ASLEEP. The DMA1\_DACK\_B00, TEST\_SEL\_B, SCAN\_MODE\_B and USB\_STP pins must be set to a proper state during POR configuration. Please refer to the pinlist table. See Table 94 for more details.

#### NOTE

External pull-ups should connect to the appropriate supply rail voltage for each specific signal as per Table 1.

**Table 94. Test Mode Select** 

| DMA1_DACK_B00 | USB_STP | TEST_SEL_B | SCAN_MODE_B |
|---------------|---------|------------|-------------|
| 1             | 0       | 0          | 1           |

# 4.8 Output Buffer DC Impedance

The processor's drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $OV_{DD}$  ( $OV_{DD}$  in this section refers to IO power supply) or GND. Then, the value of each resistor is varied until the pad voltage is  $OV_{DD}/2$  (see Figure 71). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_P$  is trimmed until the voltage at the pad equals  $OV_{DD}/2$ .  $R_P$  then becomes the resistance of the pull-up devices.  $R_P$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N) \div 2$ .



Figure 71. Driver Impedance Measurement

Table 95 summarizes the signal impedance targets. The driver impedances are targeted at minimum  $V_{DD}$ , nominal  $OV_{DD}$ ,  $90^{\circ}C$ .

| Impedance      | Enhanced Local Bus, Ethernet, DUART, Control,<br>Configuration, Power Management | DDR DRAM | Symbol         | Unit |
|----------------|----------------------------------------------------------------------------------|----------|----------------|------|
| R <sub>N</sub> | 43                                                                               | 20       | Z <sub>0</sub> | Ω    |
| R⊳             | 43                                                                               | 20       | Z <sub>0</sub> | Ω    |

**Table 95. Impedance Characteristics** 

Note: Nominal supply voltages. See Table 3

# 4.9 Configuration Pin Muxing

The processor provides the user with power-on configuration options that can be set through the use of external pull-up or pull-down resistors of  $4.7~k\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.

While  $\overline{HRESET}$  is asserted, however, these pins are treated as inputs. The value presented on these pins while  $\overline{HRESET}$  is asserted, is latched when  $\overline{HRESET}$  deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Most of these sampled configuration pins are equipped with an on-chip gated resistor of approximately  $20~k\Omega$ . This value should permit the 4.7- $k\Omega$  resistor to pull the configuration pin to a valid logic low level. The pull-up resistor is enabled only during  $\overline{HRESET}$  (and for platform /system clocks after  $\overline{HRESET}$  deassertion to ensure capture of the reset value). When the input receiver is disabled the pull-up is also, thus allowing functional operation of the pin as an output with minimal signal quality or delay disruption. The default value for all configuration bits treated this way has been encoded such that a high voltage level puts the device into the default state and external resistors are needed only when non-default settings are required by the user.

Careful board layout with stubless connections to these pull-down resistors coupled with the large value of the pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

The platform PLL ratio and e500 PLL ratio configuration pins are not equipped with these default pull-up devices.

# 4.10 JTAG Configuration Signals

Boundary-scan testing is enabled through the JTAG interface signals. The  $\overline{TRST}$  signal is optional in the IEEE 1149.1 specification, but is provided on all processors that implement the PowerPC architecture. The device requires  $\overline{TRST}$  to be asserted during reset conditions to ensure the JTAG boundary logic does not interfere with normal chip operation. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, generally systems will assert  $\overline{TRST}$  during the power-on reset flow. Simply tying  $\overline{TRST}$  to  $\overline{HRESET}$  is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP) function.

The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 73 allows the COP port to independently assert  $\overline{\text{HRESET}}$  or  $\overline{\text{TRST}}$ , while ensuring that the target can drive  $\overline{\text{HRESET}}$  as well.

The COP interface has a standard header, shown in Figure 73 for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed.

There is no standardized way to number the COP header; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 73 is common to all known emulators.

# 4.10.1 Termination of Unused Signals

If the JTAG interface and COP header will not be used, Freescale recommends the following connections:

- $\overline{TRST}$  should be tied to  $\overline{HRESET}$  through a  $0~k\Omega$  isolation resistor so that it is asserted when the system reset signal ( $\overline{HRESET}$ ) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 73. If this is not possible, the isolation resistor will allow future access to  $\overline{TRST}$  in case a JTAG interface may need to be wired onto the system in future debug situations.
- Tie TCK to  $OV_{DD}$  through a 10 k $\Omega$  resistor. This will prevent TCK from changing state and reading incorrect data into the device.
- No connection is required for TDI, TMS, or TDO.



#### Notes:

- 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10  $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- 5. This switch is included as a precaution for BSDL testing. The switch should be open during BSDL testing to avoid accidentally <u>asserting</u> the TRST line. If BSDL testing is not being performed, this switch should be closed or removed. 6. Asserting SRESET causes a machine check interrupt to the e500 core.

Figure 72. JTAG Interface Connection



Figure 73. COP Connector Physical Pinout

# 4.11 Guidelines for High-Speed Interface Termination

If the high-speed SerDes interface is not used at all, the unused pin should be terminated as described in this section. However, the SerDes must always have power applied to its supply pins.

The following pins must be left unconnected (float):

- SD\_TX[3:0]
- SD\_TX[3:0]

The following pins must be connected to GND:

- SD\_RX[3:0]
- $\overline{SD}RX[3:0]$
- SD\_REF\_CLK
- SD\_REF\_CLK

## 4.12 Thermal

This section describes the thermal specifications.

## 4.12.1 Thermal Characteristics

Table 96 provides the package thermal characteristics.

**Table 96. Package Thermal Characteristics** 

| Parameter                              | JEDEC Board             | Symbol          | Value | Unit | Notes |
|----------------------------------------|-------------------------|-----------------|-------|------|-------|
| Junction-to-ambient Natural Convection | Single layer board (1s) | $R_{\theta JA}$ | 23    | °C/W | 1, 2  |
| Junction-to-ambient Natural Convection | Four layer board (2s2p) | $R_{\theta JA}$ | 17    | °C/W | 1, 2, |
| Junction-to-ambient (at 200 ft/min)    | Single layer board (1s) | $R_{\theta JA}$ | 18    | °C/W | 1, 2  |
| Junction-to-ambient (at 200 ft/min)    | Four layer board (2s2p) | $R_{\theta JA}$ | 14    | °C/W | 1, 2  |
| Junction-to-board thermal              | _                       | $R_{\theta JB}$ | 9     | °C/W | 3     |

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

**Table 96. Package Thermal Characteristics** 

| Parameter                       | JEDEC Board        | Symbol          | Value | Unit | Notes |
|---------------------------------|--------------------|-----------------|-------|------|-------|
| Junction-to-case thermal        | _                  | $R_{\theta JC}$ | 7     | °C/W | 4     |
| Junction-to-package top thermal | Natural Convection | $\Psi_{JT}$     | 7     | °C/W | 5     |

#### Notes

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 and JESD51-6 with the board (JESD51-9) horizontal.
- 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 4. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.
- 5. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

# 4.12.1.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, TJ, can be obtained from the equation:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where:

 $T_I$  = junction temperature (°C)

 $T_A$  = ambient temperature for the package (°C)

 $R_{qJA}$  = junction to ambient thermal resistance (°C/W)

PD = power dissipation in the package (W) The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. As a general statement, the value obtained on a single layer board is appropriate for a tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity TJ - TA) are possible.

## 4.12.1.2 Heat Sinks and Junction-to-Case Thermal Resistance

In application environments, a heat sink is frequently required to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is frequently approximated as the sum of a junction to case thermal resistance and a case to ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta IA}$  = junction to ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction to case thermal resistance (°C/W)

 $R_{\theta CA}$  = case to ambient thermal resistance (°C/W)

For the processor in the WB-TEPBGA package, a substantial portion of the heat flow is to the board. Not all the heat flows to the heat sink. As a result, it is inappropriate to size a heat sink based on this equation. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required. To illustrate the thermal

performance of the devices with heat sinks, the thermal performance has been simulated with a few commercially available heat sinks. Table 97 provides the thermal resistance with a heat sink in an open flow

Table 97. Thermal Resistance with Heat Sink in Open Flow

| Heat Sink with Thermal Grease                           | Air Flow           | Thermal Resistance (°C/W) |
|---------------------------------------------------------|--------------------|---------------------------|
| 23 x 23 x 10mm Extruded cross cut pin fin, Base is      | Natural Convection | 16.9                      |
| 1.5mm thick AAVID374024B60023G                          | 0.5 m/s            | 13.8                      |
|                                                         | 1 m/s              | 12.1                      |
|                                                         | 2 m/s              | 10.6                      |
| 38 × 38 × 16.5 mm Extruded cross cut pin fin, Base is 5 | Natural Convection | 13.8                      |
| mm thick AAVID2330B                                     | 0.5 m/s            | 11.5                      |
|                                                         | 1 m/s              | 10.7                      |
|                                                         | 2 m/s              | 9.5                       |
| 53 × 54 × 25 mm Extruded cross cut pin fin Base is 3.7  | Natural Convection | 13.0                      |
| mm thick Wakefield 698100AB                             | 0.5 m/s            | 10.4                      |
|                                                         | 1 m/s              | 9.3                       |
|                                                         | 2 m/s              | 8.8                       |

The thermal resistances with heat sinks were simulated in an open flow environment per JEDEC JESD51-6 with the part on a 2s2p board as specified in JESD51-9. The thermal interface material was a typical thermal grease such as Dow Corning 340 or Wakefield 120 grease.

#### 4.12.2 Recommended Thermal Model

The results in Table 97 may not be appropriate for your application. If the air is ducted into the heat sink in forced convection, the thermal resistance will be lower (better) than the values shown above. If there is an adjacent board or other obstruction reducing the air flow around the heat sink, the thermal resistance will be higher (worse) than the values shown above. These results also assumed that the entire board was available to act as a heat sink with no additional heat sources on the board.

Since a substantial fraction of the power is dissipated to the board, both the board and the heat sink must be modeled to determine the thermal performance of the system. Accurate thermal design requires thermal modeling of the application environment using computational fluid dynamics software which can model the conduction cooling, the convection cooling of the air moving through the application, and heat transfer resulting from radiation. Simplified thermal models of the packages can be assembled using the junction-to-case and junction-to-board thermal resistances listed in the thermal resistance table. More detailed thermal models can be made available on request, normally under NDA

# 4.12.3 Thermal Management Information

This section provides thermal management information for the flip chip plastic ball grid array (WB-TePBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design—the heat sink, airflow, and thermal interface material. The processor implements several features designed to assist with thermal management, including the temperature diode. The temperature diode allows an external device to monitor the die temperature in order to detect excessive temperature conditions and alert the system.

The recommended attachment method to the heat sink is illustrated in Figure 74. The heat sink should be attached to the printed-circuit board with the spring force centered over the die. This spring force should not exceed 10 pounds force (45 Newton).



Figure 74. Package Exploded Cross-Sectional View with Several Heat Sink Options

The system board designer can choose between several types of heat sinks to place on the device. Ultimately, the final selection of an appropriate heat sink depends on factors such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost.

The system board designer can choose between several types of thermal interface. There are several commercially-available thermal interfaces provided by the following vendors:

**Aavid Thermalloy** 

Internet: www.aavidthermalloy.com

Alpha Novatech

Internet: www.alphanovatech.com

Wakefield Engineering

Internet: www.wakefield.com

Chomerics, Inc. 781-935-4850

77 Dragon Ct.

Woburn, MA 01801

Internet: www.chomerics.com

Dow-Corning Corporation 800-248-2481

Corporate Center

P.O.Box 999

Midland, MI 48686-0997 Internet: www.dow.com

Shin-Etsu MicroSi, Inc. 888-642-7674

10028 S. 51st St. Phoenix, AZ 85044

Internet: www.microsi.com

The Bergquist Company 800-347-4572

18930 West 78<sup>th</sup> St. Chanhassen, MN 55317

Internet: www.bergquistcompany.com

888-246-9050

Thermagon Inc. 4707 Detroit Ave. Cleveland, OH 44102

Internet: www.thermagon.com

## 4.12.3.1 Heat Sink Attachment

When attaching heat sinks to these devices, an interface material is required. The best method is to use thermal grease and a spring clip. The spring clip should connect to the printed circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces which would lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. Recommended maximum force on the top of the package is 10 lb force (45 Newtons). If an adhesive attachment is planned, the adhesive should be intended for attachment to painted or plastic surfaces and its performance verified under the application requirements.

# 4.12.3.2 Experimental Determination of the Junction Temperature with a Heat Sink

When heat sink is used, the junction temperature is determined from a thermocouple inserted between the case of the package and the heat sink. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction to case thermal resistance.

$$T_{J} = T_{C} + (R_{\theta JC} x P_{D})$$

Where

 $T_c$  is the case temperature of the package

 $R_{\theta IC}$  is the junction-to-case thermal resistance

P<sub>D</sub> is the power dissipation

# 5 Package Information

This section provides the package parameters and ordering information.

# 5.1 Package Parameters for the P1012 WB-TePBGA II

The package parameters are provided in the following list. The package type is  $31 \text{ mm} \times 31 \text{ mm}$ , 689 plastic ball grid array (WB-TePBGA II).

Package outline  $31 \text{ mm} \times 31 \text{ mm}$ 

Interconnects 689
Pitch 1.00 mm

Module height (typical) 2.0 mm to 2.46 mm (Maximum)

Solder Balls 3.5% Ag, 96.5% Sn

Ball diameter (typical) 0.60 mm

## **Package Information**

Figure 75 shows the P1012 package.



Figure 75. P1012 Package

## **NOTES for Figure 75:**

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14. 5M-1994.
- 3. Maximum solder ball diameter measured parallel to Datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.

#### 5.2 **Ordering Information**

Table 98 provides the Freescale part numbering nomenclature. Each part number also contains a revision code which refers to the die mask revision number.

**Table 98. Part Numbering Nomenclature** 

| Р              | 1        | 02 or 01                                 | 2              | q                                                      | t                             | е                                               | n                             | dd                                                       | r                   |
|----------------|----------|------------------------------------------|----------------|--------------------------------------------------------|-------------------------------|-------------------------------------------------|-------------------------------|----------------------------------------------------------|---------------------|
| Generat<br>ion | Platform | Number of<br>Cores                       | Deriva<br>tive | Qual Status                                            | Temperature<br>Range          | Encryptio<br>n                                  | Package<br>Type               | CPU/CCB/DDR<br>Frequency (MHz)                           | Die<br>Revisio<br>n |
| P =<br>45 nm   | 1        | 01 = Single<br>Core<br>02 = Dual<br>Core | 0-9            | P = Prototype N = Qual'd to Industral Tier S = Special | S = Std Temp<br>X = Ext. Temp | E = SEC<br>Present<br>N = SEC<br>Not<br>Present | 2 =<br>TePBGA<br>II<br>Pbfree | HF = 800/400/667<br>FF = 667/333/667<br>DF = 533/267/667 | A = 1.0<br>B = 1.1  |

#### Notes:

- 1. See Section 5, "Package Information," for more information on available package types.
- 2. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.
- 3) The QUICC Engine RISC clock speed is equal to the CCB/Platform speed.

Parts are marked as the example shown in Figure 76.



#### Notes:

- P1020xtenddr is the orderable part number
- \*MMMMM is the mask number
- YWWLAZ is the assembly traceability code.
- CCCCC is the country code
- ATWLYYWW is the standard assembly, test, year, and work week codes.

Figure 76. Part Marking for WB-TePBGA II Device

#### **Product Documentation** 6

The following documents are required for a complete description of the device and are needed to design properly with the part:

- QorIQ P1021 Integrated Processor Reference Manual (document number P1021RM)
- e500 PowerPC Core Reference Manual (E500CORERM)

P1012 QorlQ Integrated Processor Hardware Specifications, Rev. O

# **7** Revision History

Table 99 provides a revision history.

## **Table 99. Document Revision History**

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0              | 04/2011 | <ul> <li>Changed "pulled down" to "pulled up" in note 38 of Table 1</li> <li>Removed all references of RTBI and TBI</li> <li>Moved note 37 from USB_DIR to USB_STP in Table 1</li> <li>Added note 19 to LA28</li> <li>Added a note in Section 2.7, "Input Clocks" stating "The rise / fall time on QE input pins should not exceed 5ns"</li> <li>Added note 3 in Table 84</li> <li>Updated Section 4.12, "Thermal"</li> <li>Added max value of t<sub>MCK</sub> in Table 23</li> </ul>                                                                                                                                                                                                                                  |
| N              | 03/2011 | <ul> <li>Changed SGMII IO power numbers from 0.96 to 0.096 in Table 9</li> <li>Removed row of core frequency 533Mhz and CCB of 333Mhz in Table 8</li> <li>In formula given in Section 4.1.8, "Minimum Platform Frequency Requirements for High-speed Interfaces", replaced 500 with 527</li> <li>Removed note 5 from rows of LGLP0 and LGPL1 in Table 1</li> <li>Added Section 3.6, "GPIO"</li> <li>Changed minimum core frequency to 333 in Table 83</li> <li>Replaced "Thermal" with "Typical" in Table 8</li> <li>Re-worded "CAUTION" in Section 2.7.2, "SYSCLK and Spread Spectrum Sources" to include DDR clock</li> <li>Changed maximum power at 125 degree for 667/333Mhz from 2.5 to 2.6 in Table 8</li> </ul> |

## **Table 99. Document Revision History (continued)**

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M              | 02/2011 | On page 1, modified "Four SerDes to 3.125 GHz multiplexed across controllers" to "Four SerDes upto 2.5 GHz/lane" in page 1 Updated SEC features in page 1. Added note 4 for IIC signals in Table 1. Removed notes 6, 7, 13, 14, 16, 22, 24, 30, and 35 from Table 1. Added note 36 in Table 1. Added note 36 in Table 1. Added note 37 to DIMA1_DACK_B00, USB_STP, TEST_SEL_B, and SCAN_MODE_B in Table 1. Added note 2 in Table 1. Added note 2 in Table 1. Added note 37 to LA[21:22] in Table 1. Added note 27 to LA[21:22] in Table 1. Added note 27 to LA[21:22] in Table 1. Added note 38 to LA20 in Table 1. In figure note of Figure 7, updated MCLK with MCK. Moved reset initialization information to Section 2.4, "RESET Initialization." Added two rows for "Minimum assertion time of TRESET simultaneous to HRESET assertion" and "Maximum rise/fall time of HRESET" in Table 5. Added note 1, 2, and 3 in Table 5. Moved 1st column to 4th column in Table 8. Changed the name of Table 10 from "SYSCLK DC Electrical Characteristics (OVDD = 3.3 V ± 165 mV)" to "SYSCLK DC Electrical Characteristics" Changed the name of Table 15 from "DDRCLK DC Electrical Characteristics (OVDD = 3.3 V ± 165 mV)" to "DDRCLK DC Electrical Characteristics" Updated min of VHI from 1.7 to 2 V, max value if VIL from 0.9 to 0.8 V, min value of VOH from 2.1 to 2.4, max value of VOL from 0.5 to 0.4 in Table 32, Table 43, and Table 67. Added notes in figure Figure 69. Updated Table 95. Changed min freq of core to 533 in page 1, Table 83 and Table 89. Added a row for "EC_GTX_CLK125 jitter" parameter in Table 14 Added Section 2.7.3, "Real Time Clock Timing." Updated Section 2.7.6, "Other Input Clocks." Updated the introductory paragraph in Section 2.11, "Ethernet: Enhanced Three-Speed Ethernet (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII Electrical Characteristics." Added 399.96 and 39.996 as minimum value of tMTX for 10Mbps and 100Mbps respectively in Table 33. Added 400.04 and 40.004 as maximum value of tMTX for 10Mbps and 100Mbps respectively in Table 33. Added Added A |

**Table 99. Document Revision History (continued)** 

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M, cont.       | 02/2011 | Changed pintype of CFG_IO_PORTS3 and CFG_DRAM_TYPE as input in Table 1. Added note 4 for CKSTP_OUT and IRQ_OUT in Table 1. Removed notes 9 and 27 from TRIG_IN in Table 1. Updated note 27 in Table 1. Updated note 8 of Table 1. Updated note 8 of Table 1. Updated Table 1 so as to show all NC pins as type NC and remove notes from NC pin. Updated MSRCID[1:4] to MSRCID[1:3] in note 19 of Table 1. Removed note 27 from MSRCID00 in Table 1. Removed BVDD = 2.5 V and 1.8 V from Table 4, Table 53, and Section 2.13.1, "Enhanced Local Bus DC Electrical Characteristics." Removed GPIO from Table 2 and Table 4. Added note 6 to Table 50. Changed min of VIH, max value if VIL, min value of VOH, and max value of VOL in Table 67. Updated the list of PLLs in Section 4.1.1, "System Clocking." Renamed AVDD_CORE[1], V <sub>DD</sub> , UDE1, MCP1, CKSTP_IN1, CKSTP_OUT1, and READY_P1 as NC in ball map figures. Updated range of t <sub>MTKHDX</sub> in Table 68. Added note "The frequency of RX_CLK should not exceed frequency of TX_CLK/GTX_CLK125 by more than 300ppm" in Table 69, Table 34 and Table 38. Added Section 3.5, "SPI Interface."Section 3.4, "UTOPIA Interface," and Section 3.1, "Ethernet Interface Updated Watts consumed in note #3 below Figure 70. Updated Table 5. Added Section 2.6.1, "I/O DC Power Supply Recommendation." Added Note 6 in Table 50. Added "Steady state" in conditions column of "Frequency range" in Table 51. Updated VOH and VOL in Table 17. Removed 18 VALVE STANL _TX_STMP and TSECn_XTRNL_TX_STMP signals from Table 1. Removed 3 SECn_XTRNL_TX_STMP and TSECn_XTRNL_RX_STMP signals from Table 1. Removed 667/333/533 ("FD") part number option from Table 98. Added the line "In RMII mode, the REF_CLK is fed to TSECn_TX_CLK" to Section 2.11.2, "RMII AC Timing Specifications." Updated onto 2 of Table 83. Added Note 10 Figure 70. Added a note stating "External pull-ups should connect to the appropriate supply rail voltage for each specific signal as per Table 1 to Section 4.7, "Pull-Up and Pull-Down Resistor Requirements." |
| L              | 10/2010 | <ul> <li>Updated Package Numbering Nomenclature Table 98</li> <li>Updated the Thermal Characteristic Section 4.12, "Thermal"</li> <li>Replaced DDR3 DC Electrical Spec with DDR2 DC Electrical Spec Table 17</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| К              | 9/2010  | Swapped AV <sub>DD</sub> _CORE0 and AV <sub>DD</sub> _CORE1 to F16 and F15 in Table 1as this pins are swapped in silicon.  Minor edit on footnotes of Table 1  Updated DDR Spec Table 19 and Table 21  Updated Package Numbering Nomenclature Table 98  Removed DDR2 DC electrical spec  Added DDR3 DC electrical spec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

## **Table 99. Document Revision History (continued)**

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                               |
|----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J              | 6/2010  | Added Footnotes to pins     Changed R&C values of Core PLL filter circuit     Removed DDR3 DC Electrical spec     Removed t <sub>NIKHOX</sub> and t <sub>NIKHOV</sub> spec from eSPI as it is not required with new feature Hold adjust     Removed eLBC PLL enabled mode AC spec                                                                                                                   |
| Н              | 5/2010  | <ul> <li>Added TEST_SEL_B and SCAN_MODE_B pins in Table 94, "Test Mode Select"</li> <li>Updated eLBC spec to match standard C45 spec</li> <li>Added DC and AC Spec for MII and RMII</li> <li>Removed qq parameter from Table 95, "Part Numbering Nomenclature"</li> </ul>                                                                                                                           |
| G              | 3/2010  | Changed SYSCLK min to 64MHz from 66.7Mhz Changed all 0.95V Spec to 1.0V Added table for e500 core1 PLL ratio POR configuration bits Added USB DC Electrical Specification for 2.5V and 1.8V Added eSPI DC Electrical Specification for 2.5V and 1.8V Changed RGMII T <sub>SKRGT_RX</sub> from 2.8ns to 2.6ns Added Part Ordering Information table                                                  |
| F              | 10/2009 | Modified Table 5 HREST Min parameter     Modified Table 71 Synchronous UART parameter t <sub>HIIVKH</sub> Modified Table 55 eSDHC parameter t <sub>SFSIVKH</sub> Remove eSPI AC Spec Note 3 , As SPCOM[RxDelay] bit is removed.     Added Table 15 max PLL Lock Time     Changed the conditional texting of partnumber P1011202112 in order to generate separate document for single core products. |

## **Revision History**

**Table 99. Document Revision History (continued)** 

| Rev.<br>Number | Date   | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E              | 5/2009 | <ul> <li>Added Section 4.1.7.2, "Core to CCB Frequency Options" and Section 4.1.7.3, "DDRCLK to DDR Controller Operating Frequency Options"</li> <li>Modified Table 88 to remove option of 33MHz</li> <li>In Table 87, marked options 110 as reserved.</li> <li>In Table 88, marked options 000, 001, &amp; 111 as reserved.</li> <li>In Table 83, marked options 100 &amp; 101 as reserved.</li> <li>Removed the row of t<sub>12CR</sub> and changed all the notes of Table 61</li> <li>Modified all the notes in Table 59</li> <li>Added Section 2.15.1, "PIC DC Electrical Characteristics", Section 2.15.2, "PIC AC Timing Specifications", and Section 2.16.1, "JTAG DC Electrical Characteristics"</li> <li>Changed all the values in Table 55</li> <li>Removed min value of V<sub>IL</sub>, max value for V<sub>IH</sub> and changed value of V<sub>QH</sub> &amp; V<sub>QL</sub> in Table 54, Table 60,</li> <li>Modified Figure 34 and Figure 33 and removed figure titled as "Enhanced Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 (PLL Bypass Mode)"</li> <li>Removed min value of V<sub>IL</sub>, max value for V<sub>IH</sub> and changed value of V<sub>QH</sub> &amp; V<sub>QL</sub> in Table 52</li> <li>Changed notes of Table 50</li> <li>Removed min value of V<sub>IL</sub>, max value for V<sub>IH</sub> and changed value of V<sub>QH</sub> &amp; V<sub>QL</sub> in Table 41</li> <li>Rewrote Section 2.9, "Ethernet: Enhanced Three-Speed Ethernet (eTSEC)," Section 2.18, "High-Speed Serial Interfaces (HSSI)," and Section 2.19, "PCI Express."</li> <li>Removed min value of V<sub>IL</sub>, max value for V<sub>IH</sub> and changed value of V<sub>QH</sub> &amp; V<sub>QL</sub> in Table 30</li> <li>Modified Table 14</li> <li>Added two rows for t<sub>NIKHOX2</sub> and t<sub>NIKHOV2</sub> in Table 29</li> <li>Added two rows for t<sub>NIKHOX2</sub> and t<sub>NIKHOV2</sub> in Table 29</li> <li>Removed min value of VIL, max value for VIH and added two notes in Table 26</li> <li>Renamed Table 10</li> <li>Added rows on the basis of frequency for V<sub>ILAC</sub> and V<sub>IHAC</sub> in Table 20</li> <li>Added a row in Table 19 for DDR3</li> </ul> |
|                |        | <ul> <li>Added note 2 in Table 18</li> <li>Changed all the values and notes in Table 19</li> <li>Added note 4, 5, and 6 in Table 17</li> <li>Added note 2 in Table 5</li> <li>In Table 12, removed min valie of Frequency modulcation and added note 2.</li> <li>Replace old notes with new notes in Table 11</li> <li>In Table 11, changed the min value for fSYSCLK from 33MHz to 66.7 MHz and hence max SYSCLK cycle time to 15ns.</li> <li>Added Table 6, Table 13, Section 2.7.5, "DDR Clock Timing", Figure 9, Section 2.8.2.3, "DDR2 and DDR3 SDRAM Differential Timing Specifications, Section 2.13.2.1, "Test Condition,</li> <li>Changed the range of all 1V signal from 0.95V to 1.05V in Figure 2</li> <li>Shortenned feature list in intorductory section</li> <li>Replaced SENSEVDD and SENSEVSS with NC103 and NC104 in Table 1</li> <li>Changed frequency combination from 400–600Mhz to 267–533 MHz in Table 6</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

## **Table 99. Document Revision History (continued)**

| Rev.<br>Number | Date   | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D              | 4/2009 | Changes done on Table 1  Renamed all XVDD_SRDS to XV <sub>DD</sub> _SRDS  Renamed all AVDD_CORE0 to AV <sub>DD</sub> _CORE0, AVDD_CORE1 to AV <sub>DD</sub> _CORE1, AVDD_DDR to AV <sub>DD</sub> _DDR, AVDD_PLAT to AV <sub>DD</sub> _PLAT, AVDD_SRDS to AV <sub>DD</sub> _SRDS, SVDD_SRDS to SV <sub>DD</sub> _SRDS  Replaced AV <sub>DD</sub> _LBIU with NC102 as eLBC PLL has been removed  V <sub>DD</sub> has been split into V <sub>DD</sub> & V <sub>DDC</sub>                                                                                    |
|                |        | <ul> <li>Changes in Table 2 and Table 3</li> <li>Added a row for V<sub>DDC</sub></li> <li>PLL AVDD expanded to AV<sub>DD</sub>_CORE0, AV<sub>DD</sub>_CORE1, AV<sub>DD</sub>_DDR, AV<sub>DD</sub>_PLAT, and AV<sub>DD</sub>_SRDS</li> <li>Changed SVDD to SV<sub>DD</sub>_SRDS, XVDD to XV<sub>DD</sub>_SRDS</li> </ul>                                                                                                                                                                                                                                  |
| С              | 2/2009 | Shifted Pinout List from Section 5.2 to Section 1.2, "Pinout Assignments" Following changes were done on Table 1:  Replaced NC54 with MECC05, NC55 with MECC06, NC56 with MECC07, DMA2_DACK_B00 with CFG_MEM_DEBUG, and DMA2_DDONE_B00 with CFG_DDR_DEBUG  Added LB_MSRCID00 / PLL_PER_OUT00 to P28, LB_MSRCID01 / PLL_PER_OUT01 to R27, LB_MSRCID02 / PLL_PER_OUT02 to P27, LB_MSRCID03 / PLL_PER_OUT03 to P26, LB_MSRCID04 / PLL_UP_DN to N26, and LB_MDVAL / PLL_PER_VALID to M24  Removed DMA2_DREQ_B1, DMA2_DACK_B1, DMA2_DDONE_B[1],and USB_VBUSEN |

## **Revision History**

**Table 99. Document Revision History (continued)** 

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| В              | 12/2008 | <ul> <li>Removed adjective "weak" for pull up from first line of first paragraph of Section 4.7, "Pull-Up and Pull-Down Resistor Requirements"</li> <li>Removed Note 3 stating "memory bus clock should be less than CCB clock rate" in Table 84</li> <li>Renamed t<sub>LBKHOV4</sub> to t<sub>LBKLOV4</sub> in Table 51</li> <li>Added a note below Table 51</li> <li>Changed the platform frequency from 400 to 333 Mhz in second row of Table 6</li> <li>Removed E from</li> <li>Modified eTSEC features in introductory section.</li> <li>Added TSEC1_GTX_CLK125, TSEC3_RX_DV, TSEC3_RX_CLK, TSEC3_RXD[3:0], CFG_DRAM_TYPE, CFG_IO_PORTS3, SDHC_DAT[7:4], TDM_TFS, TDM_TX_CLK, TDM_RFS, TDM_RX_DATA in Table 1</li> <li>Removed TSEC2_TXD05, TSEC2_TXD04, TSEC2_TXD01, TSEC2_TX_ER, TSEC2_CRS and TSEC2_COL from Table 1.</li> <li>Added suppport for x2 and x4 port in PCle feature list</li> <li>Added Note 1 in Table 1</li> <li>Removed all the references, figures and tables for PLL Enable. Added figures and tables for PLL Bypas mode in Section 2.13, "Enhanced Local Bus"</li> <li>Changed minimum time of t<sub>MCK</sub> from 2.5ns to 3ns in Table 23</li> <li>Added Section 2.11.5, "MII Management"</li> <li>Table 1Added simlation details in Section 4.12.1, "Thermal Characteristics"</li> <li>Added data in Table 96 and Table 110.</li> </ul> |
| А              | 10/2008 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

#### How to Reach Us:

Home Page:

www.freescale.com

Web Support:

http://www.freescale.com/support

**USA/Europe or Locations Not Listed:** 

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +303-675-2140 Fax: +303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QorlQ and QUICC Engine are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2008–11 Freescale Semiconductor, Inc.

Document Number: P1012EC

Rev. O 04/2011

